Copyright © 1977, by the author(s). All rights reserved.

Permission to make digital or hard copies of all or part of this work for personal or classroom use is granted without fee provided that copies are not made or distributed for profit or commercial advantage and that copies bear this notice and the full citation on the first page. To copy otherwise, to republish, to post on servers or to redistribute to lists, requires prior specific permission.

# NMOS PHASE LOCK LOOP

t

Ъy

H. Khorramabadi

Memorandum No. UCB/ERL M77/67

8 November 1977

INTERLIBRARY LOAN DEPARTMENT (PHOTODUPLICATION SECTION) THE GENERAL LIBRARY UNIVERSITY OF CALIFORNIA DERKELEY, CALIFORNIA 94720

NMOS PHASE LOCK LOOP

by

H. Khorramabadi

Memorandum No. UCB/ERL M77/67

8 November 1977

ELECTRONICS RESEARCH LABORATORY

College of Engineering University of California, Berkeley 94720

# Table of Contents

|     |                                 | Page Number |
|-----|---------------------------------|-------------|
| 1.1 | Introduction                    | 1           |
| 2.1 | The Phase-locked Loop Principle | 1           |
| 3   | Circuit Description             | 6           |
| 3.1 | Phase Detector                  | 8           |

3.2 Voltage Controlled Oscillator 15 3.3 Voltage to Current Converter 22 3.4 Low Pass Filter 25

4 Results of Circuit Simulation

5 Conclusion

29

# Acknowledgement

The author wishes to thank Professor P.R. Gray for his continuous support and encouragement.

The author would also like to express her appreciation to the instruction given by Professor R.G. Meyer for providing sufficient knowledge with which the writing of this project was possible.

The research was sponsored by the Naval Research Laboratory Contract N00173-77-C-0238.

#### 1.1 Introduction

Phase-lock loops are a class of circuits with many applications in communication systems. However, the complexity of the circuitry makes the P.L.L. Technique uneconomical and impractical until recent years.

The development of single-chip bipolar phase-locked loops made them more attractive for industrial and consumer instruments. Now-adays P.L.L.s are used for many applications such as F.M. and stereo demodulators, tone decoders, frequency-synthesizers and others.

The next step is the implementation of P.L.L. in M.O.S. technology, where the higher density and lower power consumption makes it superior to the bipolar.

#### 2.1 The Phase Locked Loop Principle

The phase locked loop is a feedback system made up of a phase comparator, a low pass filter, an error amplifier and a voltage-controlled oscillator. Fig. 2.1 shows the block-diagram of a phase-locked loop. The VCO is an oscillator whose frequency is controlled by an external voltage. When an input signal is applied to the system the phase comparator compares the phase and frequency of the incoming signal with the VCO frequency and generates an error voltage proportional to the phase difference between the two signals. This voltage is then filtered, amplified and applied to the control input of the VCO. The control voltage forces the VCO frequency to vary in a direction that reduces the frequency difference between the two signals. The range of frequencies over which the loop



Fig 2.1 Block-diagram of a Phase-locked loop



Fig 2.2 Block-diagram of PLL system

can maintain lock is called the "Lock Range". The "Capture Range" is the band of frequencies over which the loop can acquire lock from an unlocked condition.

The circuit can be treated as a linear feedback system while in lock. Figure 2.2 gives a block-diagram of the system in this mode. The closedloop transfer function is:

$$\frac{V_o}{\phi_i} = \frac{SK_DF(s)A}{S + K_DK_oF(s)A}$$
(2.1)

we are interested in the response of the loop to frequency

$$\omega_{i} = S\phi_{i}$$

$$\frac{V_{o}}{\omega_{i}} = \frac{K_{D}F(s)A}{S + K_{D}K_{o}F(s)A}$$
(2.2)

$$K_{v} = K_{o}K_{D}A$$
 (2.3)

$$\frac{V_o}{\omega_i} = \frac{1}{K_o} \frac{K_v F(s)}{S + K_v F(s)}$$
(2.4)

we will first consider the simplest case which the loop filter is removed (F(s) = 1).

$$\frac{\mathbf{V}_{o}}{\omega_{i}} = \frac{1}{K_{o}} \frac{K_{v}}{S + K_{v}}$$
(2.5)

Fig. 2.3 shows the frequency response and the root locus of this firstorder low pass transfer function. The loop bandwidth is equal to  $K_v$ . Since there is no low pass filter in the loop, undesirable sum frequency components and out of band signals are transferred to the output. By adding a single pole low-pass filter:

$$F(s) = \frac{1}{1 + \frac{s}{\omega_1}}$$
 (2.6)

the PLL becomes a second order system with root locus shown in Fig. 2.4. The transfer function becomes:

$$\frac{V_{o}}{\omega_{1}}(s) = \frac{1}{K_{o}} \left[ \frac{1}{1 + \frac{s}{K_{v}} + \frac{s^{2}}{\omega_{1}K_{v}}} \right]$$
(2.7)

the damping factor is

$$\xi = 1/2 \sqrt{\omega_1 / K_{\rm v}}$$
 (2.8)

$$\omega_{-3dB} = \sqrt{K_v \omega_1}$$
(2.9)

There is a peaking in the frequency response. Lowering  $\omega_1$  for narrow bandwidths increases the peaking which can cause the loop to ring. A good alternative is to place the poles on radials angled 45° from the real axis, which gives a damping factor of  $1/\sqrt{2}$  and a maximally flat low-pass pole configuration:

$$\omega_1 = 2K_{\rm v} \tag{2.10}$$

$$\omega_{-3dB} = \sqrt{2} K_{v}$$
(2.11)

In order to have narrow bandwidth without unacceptable peaking a zero must be added to the loop filter as shown in Fig. 2.5. The loop-filter pole can now be made small without causing instability.







Fig 2.4 Root-locus and frequency response of second order loop





. . .



FIG 3.1 SCHEMATIC OF NMOS PHASE-LOCKED LOOP

# Chart of W/L of Circuit Transistors:

|      | W(micron) | L(micron) |
|------|-----------|-----------|
| M1   | 200       | 10        |
| M2   | 200       | 10        |
| МЗ   | 10 '      | 10        |
| M4   | 10        | 10        |
| М5   | 10        | 10        |
| М6   | 10        | 10        |
| M7   | 5         | 30        |
| M8   | 5         | 30        |
| M11  | 5         | 30        |
| M12  | 10        | 10        |
| M13  | 10        | 10        |
| M14  | 5         | 20        |
| M15  | 5         | 10        |
| м50  | 10        | 10        |
| M51  | 10        | 10        |
| M52  | 15        | 10        |
| M53  | 15        | 10        |
| M54  | 20        | 10        |
| M55  | 5         | 10        |
| М56  | 5         | 15        |
| M57  | 10        | 10        |
| M100 | 82        | 10        |
| M101 | 82        | 10        |
| M102 | 5         | 35        |

7

in the

| M103 | 5  | 35   |
|------|----|------|
| M104 | 5  | 18   |
| M105 | 5  | 18   |
| M110 | 10 | 10   |
| M11  | 10 | 10   |
| M12  | 10 | 10   |
| M113 | 5  | 20   |
| M14  | 5  | 15   |
| M15  | 20 | 10   |
| M16  | 20 | . 10 |
| M17  | 5  | 10   |
| M201 | 30 | 10   |
| M202 | 30 | 10   |
| M203 | 20 | 10   |

## 3. Circuit Description

Fig. 3.1 is the schematic of the proposed circuitry. The circuit is made of 38 transistors.  $M_1 \dots M_8$  form the phase detector with depletion loads. M50 and M51 are the level-shifting transistors. Voltage to current conversion is done by M201, M202. The VCO is made by M100....M116. All the other transistors form the circuit current sources. Each part is described separately then the whole circuit is analysed.

## 3.1 Phase Detector

The phase detector is of four quadrant Gilbert multiplier type. This circuit has three types of application according to the magnitude of  $v_1$  and  $v_2$ .

- (a)  $v_2$  and  $v_1$  small the circuit behaves as a multiplier.
- (b) v<sub>2</sub> large, v<sub>1</sub> small v<sub>1</sub> is multiplied by a square-wave and the circuit acts as a modulator
- (c)  $v_2$  large,  $v_1$  large the circuit works as a phase-dector.

Our case is the third one where  $v_2$  is the VCO square-wave output and  $v_1$  is the signal the phase lock loop has to lock to.

 $v_1$  is a sine wave. Lets first assume that the transconductance of the input differential pair is high enough so that this stage will be switched on and off at the zero crossings of the input signal. Fig. 3.3 shows the output signal, when  $v_1$  and  $v_2$  are of identical frequencies and phase difference  $\phi$ .  $M_3$ ..... $M_6$  are switched on and off by the VCO square wave which has the effect of multipling the output of  $M_1$  and  $M_2$  by +1 for half of VCO signal cycle and by -1 for the other half. The output waveform consists of a dc component and a component at twice the incoming frequency.

The dc component is:

$$V_{\text{average}} = \frac{1}{2\pi} \int_{0}^{2\pi} V_{0}(t) d(\omega_{0}t)$$
(3.1)

 $= -\frac{1}{\pi} (A_1 - A_2)$ 

$$V_{ave} = I_{SS} R_{L}^{*} (\frac{2\phi}{\pi} - 1)$$
 (3.2)

Fig. (3.5) shows the dc component of the output versus  $\phi$ . Fig. 3.4 shows the output for  $v_1$  small. In order to calculate the output lets apply a sin-wave to  $v_1$  and a square wave to  $v_2$  terminals.

$$v_1 = V_1 Sin(\omega_i t + \phi_i)$$
(3.3)









$$v_2 = \sum_{n=0}^{\infty} \frac{4}{\pi(2n+1)} \sin[(2n+1)\omega_0 t]$$
 (3.9)

$$V_{o} = \frac{2Ad}{\pi} \sum_{n=0}^{\infty} \frac{V_{1}}{2n+1} \cos[(n+1)\omega_{o}t - \omega_{i}t - \phi_{i}] - \sum_{n=0}^{\infty} \frac{V_{1}}{2n+1} \cos[(2n+1)\omega_{o}t + \omega_{i}t + \phi_{i}]$$
(3.5)

When the phase lock loop is in lock  $\omega_0 = \omega_1$  and the first term (n=0) becomes:

$$\frac{2\mathrm{Ad}}{\pi} \mathbf{v}_{1} \cos \phi_{1} \tag{3.6}$$

$$Ad = g_m R_L = \sqrt{2I_{SS} K_1} R_L$$
 (3.7)

$$V_{o} = \frac{2\sqrt{2I_{SS} K_{1}}}{\pi} R_{L} V_{1} \cos \phi_{1}$$
(3.8)

So for small  $v_1$  the output voltage depends not only on phase difference but on the input signal amplitude too. The circuit still acts as phase detector but with a smaller  $K_V$  which reduces the lock and capture range of the PLL.

In the previous formulas the load devices were assumed to be simple resistors. The actual load devices are depletion MOSFET ( $V_T < 0$ ) which makes the calculations more complicated. Fig. 3.6 shows the I-V curve of a depletion MOSFET whose gate is connected to its drain. The drain current is given by:

$$I_{D} = K[2(-V_{T})V_{DS} - V_{DS}^{2}] [1 + \lambda V_{DS}] \text{ for } V_{DS} \leq -V_{T}$$
(3.9)

$$I_{D} = K[-V_{T}]^{2} [1 + \lambda V_{DS}] \qquad \text{for } V_{DS} \ge -V_{T} \qquad (3.10)$$

$$V_{\rm T} = V_{\rm TO} + \gamma (\sqrt{V_{\rm BB} + V_{\rm S} + \phi} - \sqrt{\phi})$$
(3.11)



For v<sub>1</sub> small:

$$Ad = g_{m}^{R}$$
(3.12)

in order to have a high gain the depletion loads should be biased at  $v^{}_{\rm DS} \; \tilde{=} \; v^{}_{\rm T}$ 

$$\frac{1}{R_{o}} = \frac{\partial I_{D}}{\partial V_{DS}} = \frac{\partial}{\partial V_{DS}} [K(-V_{T})^{2} (1 + \lambda V_{DS})]$$
(3.14)

$$\frac{1}{R_o} = \frac{I_D^{\lambda}}{1 + \lambda V_{DS}} + \frac{\gamma_2}{\sqrt{\phi + V_{BB} + V_S}} \sqrt{KI_D (1 + \lambda V_{DS})}$$
(3.15)

normally 
$$\lambda V_{DS} \ll 1$$
 so:

$$R_{o} = \frac{1}{\gamma_{2}} \sqrt{\frac{\phi + v_{BB} + v_{S}}{\kappa I_{D}}}$$
(3.16)

$$Ad = 2 \sqrt{I_{D_1} K_1} \frac{1}{\gamma_2} \sqrt{\frac{\phi_2 + v_{BB} + v_{out}}{K_2 I_{D_2}}}$$
$$= \frac{2}{\gamma_2} \sqrt{\frac{\left(\frac{w}{\ell}\right)_1}{\left(\frac{w}{\ell}\right)_2} (\phi_2 + v_{BB} + v_{out})}$$
(3.17)

$$K_{\rm D} = \frac{4}{\pi \gamma_2} \sqrt{\frac{\left(\frac{w}{\lambda}\right)_1}{\left(\frac{w}{\lambda}\right)_2}} (\phi_2 + V_{\rm BB} + V_{\rm out}) V_1$$
(3.18)

for  $V_1$  large:

$$\mathbf{v}_{o} = 2 \left( \mathbf{v}_{DS} \middle|_{I=I_{SS}} \right)$$
(3.19)

$$K_{\rm D} = \frac{4}{\pi} \left( V_{\rm DS} \Big|_{\rm I=I_{\rm SS}} \right)$$
(3.20)

 $V_{\rm DS}$  can either be found from the curve or can be found from the curve or can be calculated from:

$$I_{SS} = K_2 \left[ -V_{TO} - \gamma \sqrt{V_{BB} + V_{DD} - V_{DS} + \phi} + \gamma \sqrt{\phi} \right]^2 (1 + \lambda V_{DS}) \text{ for } V_{DS} \ge -V_T$$

or if working in linear region:

$$I_{SS} = K_2 [2(-V_{TO} - \gamma \sqrt{V_{BB} + V_{DD}} - V_{DS} + \phi + \gamma \sqrt{\phi})V_{DS} - V_{DS}^2](1 + \lambda V_{DS})$$
  
for  $V_{DS} \leq -V_T$ 

 $K_D$  is an important factor in the capture and lock range of the P.L.L. These two can be adjusted by adjusting  $K_D$ . Inspecting the I-V curve of the load,  $K_D$  can be adjusted by either changing  $K_2$  or changing  $I_{SS}$ .

#### 3.2 Voltage Controlled Oscillator

The VCO is a source-coupled multivibrator in which the charging current in the capacitor is varied in response to the control input. M102, M103 function as non-linear resistors. M104 and M105 level-shift the source voltage of M102, M103 in order to keep M100, M101 in saturation region. Lets first assume that there is no body-effect (each transistor body is connected to its source). With M101 turned off and M100 on, M102 carries  $2I_1$  and has a voltage drop of  $\frac{2I_1}{K_3} + V_T$  across it. M103 is off and its source voltage is  $V_{DD}-V_T$ . In Fig. 3.7

$$V106 = V_{DD} - 2V_T - \sqrt{\frac{I'}{K_2}}$$
 (3.21)







Fig 3.8

16

10.

$$V100 = V_{DD} - 3V_{T} - \sqrt{\frac{I'}{K_{2}}} - \sqrt{\frac{2I_{1}}{K_{1}}}$$
 (3.22)

The capacitor is being charged by current  $I_1$ , making the source voltage of M101 more negative. At the point when:

$$V101 = V_{DD} - 2V_T - \sqrt{\frac{2I_1}{K_3}} - \sqrt{\frac{I'}{K_2}}$$
 (3.23)

M101 turns on. Current is drawn from M103 which make the gate of M100 more negative, turning M100 and M102 off. This change of state is due to the positive feedback behaviour of the circuit. Fig. 3.8 shows the waveforms of the circuit. Now in order to calculate the period of the oscillations:

$$Max(V_{100}-V_{101}) = \sqrt{\frac{2I_1}{K_3}} - \sqrt{\frac{2I_1}{K_1}}$$
(3.24)

voltage swing across C = 
$$2\left(\sqrt{\frac{2I_1}{K_3}} - \sqrt{\frac{2I_1}{K_1}}\right)$$
 (3.25)

The half period is:

$$T/2 = \frac{C\Delta V}{I_1} = \frac{2C\left(\sqrt{\frac{2I_1}{K_3}} - \sqrt{\frac{2I_1}{K_1}}\right)}{I_1}$$
(3.26)

$$T = \frac{4\sqrt{2} c}{\sqrt{I_1}} \left( \frac{1}{\sqrt{K_3}} - \frac{1}{\sqrt{K_1}} \right)$$
(3.27)

$$f = \frac{\sqrt{I_1}}{4\sqrt{2} c} \times \frac{1}{\left(\frac{1}{\sqrt{K_3}} - \frac{1}{\sqrt{K_1}}\right)}$$
(3.28)

and in order to keep M100, M101 in saturation:

$$V102 \ge V106 - V_{T}$$
 (3.29)

$$V102 = V_{\rm DD} - V_{\rm T} - \sqrt{\frac{2I_{\rm 1}}{K_{\rm 3}}}$$
 (3.30)

$$V106 = V_{DD} - 2V_T - \sqrt{\frac{I'}{K_2}}$$
 (3.31)

$$\frac{1}{\sqrt{\frac{2I_{1}}{K_{3}} - 2V_{T}}}^{K_{2}} = \frac{1}{\sqrt{\frac{2I_{1}}{K_{3}} - 2V_{T}}}^{2} \qquad (3.32)$$

The above formula shows that without body-bias the frequency of the oscillator is a function of C,  $K_1$ ,  $K_3$  and  $I_1$  and have no dependence upon  $V_T$ . Now lets consider the case where the circuit is integrated and all bodies are connected to the most negative voltage in the circuit. Node voltages for time  $t_1$ , are:

$$V100 = V_{DD} - 3V_{TO} - \gamma(\sqrt{VBS_{103} + \phi} + \sqrt{VBS_{104} + \phi} + \sqrt{VBS_{100} + \phi}) + 3\gamma\sqrt{\phi} - \sqrt{\frac{1}{K_2}} - \sqrt{\frac{2I_1}{K_1}}$$
(3.33)

$$V101 = V_{DD} - 3V_{TO} - \gamma(\sqrt{VBS_{102} + \phi} + \sqrt{VBS_{103} + \phi} + \sqrt{VBS_{101} + \phi})$$

+ 
$$3\gamma\sqrt{\phi} - \sqrt{\frac{1}{K_2}} - \sqrt{\frac{21}{K_3}}$$
 (3.34)

$$V102 = V_{DD} - V_{TO} - \gamma \sqrt{VBS_{102} + \phi} + \gamma \sqrt{\phi} - \sqrt{\frac{2I_1}{K_3}}$$
(3.35)

$$V_{103} = V_{DD} - V_{TO} - \gamma \sqrt{VBS_{103} + \phi} + \gamma \sqrt{\phi}$$
 (3.36)

$$V106 = V_{DD} - 2V_{TO} - \gamma(\sqrt{VBS_{103}} + \phi + \sqrt{VBS_{104}} + \phi) + 2\gamma\sqrt{\phi} - \sqrt{\frac{1}{K_2}}$$
(3.37)

$$V107 = V_{DD} - 2V_{TO} - \gamma(\sqrt{VBS_{102} + \phi} + \sqrt{VBS_{105} + \phi}) + 2\gamma \sqrt{\phi} - \sqrt{\frac{1}{K_2}} - \sqrt{\frac{2I_1}{K_3}}$$
(3.38)

$$V100 - V101 = \frac{2I_1}{K_3} - \frac{2I_1}{K_1} - \gamma x$$
.

$$\underbrace{\left(\sqrt{VBS_{103} + \phi} - \sqrt{VBS_{102} + \phi} + \sqrt{VBS_{104} + \phi} - \sqrt{VBS_{105} + \phi} + \sqrt{VBS_{100} + \phi} - \sqrt{VBS_{101} + \phi}\right)}_{A}$$
(3.39)

So the last term in the above formula is added by the body effect. In the circuit the bodies are tied to  $-V_{\rm DD}$  so:

$$A = \sqrt{VDD} + V_{103} + \phi - \sqrt{V_{DD}} + V_{102} + \phi + \sqrt{V_{DD}} + V_{106} + \phi - \sqrt{V_{DD}} + V_{107} + \phi + \sqrt{V_{DD}} + \sqrt{V_{DD}} + V_{101} + \phi + \sqrt{V_{DD}} + V_{100} + \phi - \sqrt{V_{DD}} + V_{101} + \phi$$
(3.40)

The voltages  $V_{100} \dots V_{107}$  are dependent upon  $I_1$  so  $A = f(I_1)$ 

$$V_{100} - V_{101} = \sqrt{\frac{2I_1}{K_3}} - \sqrt{\frac{2I_1}{K_1}} - \gamma A$$
 (3.41)

$$T = \frac{4C}{I_1} \left( \sqrt{\frac{2I_1}{K_1}} - \sqrt{\frac{2I_1}{K_3}} - \gamma A \right)$$
(3.42)

н. П In order to integrate the VCO capacitor on the chip it shall be kept as small as possible. For this purpose we have to work with the

smallest possible I<sub>1</sub> and largest possible  $\frac{\left(\frac{W}{L}\right)_3}{\left(\frac{W}{L}\right)_1}$ . This ratio is limited

by the chip size and the minimum supply voltages. Voltage swing across the capacitor shouldn't be greater than about half the supply voltage and this is what determines  $K_{2}$ .

Another way to analyse the circuit is to use the negative resistance approach. A current source I is applied instead of the capacitor and the voltage V is found.  $M_{100}$  and  $M_{102}$  will carry  $I_1 - I$  and the current  $I_1 + I$  will pass through M101 and M103.

$$v_{100} = v_{DD} - v_{DS} \frac{-v_{GS} - v_{GS} - v_{GS}$$

$$V_{101} = V_{DD} - VDS_{102} - VGS_{101} - VGS_{102}$$

$$= V_{DD} - 2V_{T} - \sqrt{\frac{I_{1} - I}{K_{3}}} - \sqrt{\frac{I_{1} + I}{K_{1}}} - VGS_{102}$$
(3.44)

$$v_{100} - v_{101} = \sqrt{\frac{I_1 - I}{K_3}} + \sqrt{\frac{I_1 + I}{K_1}} - \sqrt{\frac{I_1 + I}{K_3}} - \sqrt{\frac{I_1 - I}{K_1}}$$

$$= (\sqrt{I_{1} - I} - \sqrt{I_{1} + I}) \left(\frac{1}{\sqrt{k_{3}}} - \frac{1}{\sqrt{K_{1}}}\right)$$
(3.45)

The first term is negative so in order to have a negative non-linear



Fig 3.9 I-V Curve of the VCO

的有力

resistance the second term shall be positive;

$$\frac{1}{\sqrt{K_3}} - \frac{1}{\sqrt{K_1}} \rangle \quad 0 \tag{3.46}$$

$$\frac{K_1}{K_3} > 1$$
 (3.47)

Larger ratios of  $\frac{K_1}{K_3}$  increases the positive feedback which results in more reliable oscillation.

Fig. 3.9 shows the I-V curve. If the test current source is replaced by a timing capacitor the circuit behaves as a relaxation oscillator with limit cycles as shown in Fig. 3.9 <u>ab</u> is a fast transition where M100 and M101 are both active. <u>bc</u> is a slow relaxation where M100 is off and  $M_{101}$ is on.

### 3.3 Voltage to Current Converter

Fig. 3.10 shows the part of the circuit which changes the low-pass filter output voltage to the control current for VCO.

Source followers  $M_{50}$ ,  $M_{51}$  level shift the input voltages by  $\sqrt{\frac{I_3}{K}} + V_T$  in order to keep  $M_{201}$ ,  $M_{202}$  in saturation. The VCO current while free running is:

$$I_{o} = I' - \frac{I'}{2B} = I'(1 - \frac{1}{2B})$$
 (3.48)

and the frequency is:

$$f = \frac{I_1}{4C\left(\sqrt{\frac{2I_1}{K_3}} - \sqrt{\frac{2I_1}{K_1}} - \gamma A\right)}$$
(3.49)



Fig 3-10

Voltage to Current Converter

neglecting the A dependence upon I1:

$$\frac{df}{dT} = \frac{1}{4C} \left[ \frac{1}{2\left(\sqrt{\frac{2T_1}{K_3}} - \sqrt{\frac{2T_1}{K_1}} - \gamma A\right)} - \frac{\gamma A}{2\left(\sqrt{\frac{2T_1}{K_3}} - \sqrt{\frac{2T_1}{K_1}} - \gamma A\right)^2} \right]$$
(3.50)

the second term is negligible so:

$$\frac{\mathrm{d}f}{\mathrm{d}I} = \frac{1}{4\mathrm{C}} \left( \frac{1}{2\mathrm{I}_{1}} - \sqrt{\frac{2\mathrm{I}_{1}}{\mathrm{K}_{3}}} - \gamma \mathrm{A} \right)$$
$$= \frac{f}{2\mathrm{I}_{1}}$$
$$= \frac{1}{4\pi\mathrm{I}_{0}} \omega_{0}$$
(3.51)

M<sub>50</sub>, M<sub>51</sub> have no gain. For the differential pair M<sub>201</sub>, M<sub>202</sub>:

$$\frac{dI}{dV_{in}} = 1/2 g_m = 1/2 \times 2 \sqrt{\frac{I'}{2B}K}$$

$$= \sqrt{\frac{I'}{2B}K}$$

$$= \sqrt{\frac{I_0}{2B(1 - \frac{1}{2B})}K}$$

$$= \sqrt{\frac{I_0K}{2B - 1}}$$
(3.52)

$$K_{o} = \frac{df}{dV_{in}} = \frac{df}{dI} \times \frac{dI}{dV_{in}}$$
$$= \frac{\omega_{o}}{4\pi I_{o}} \sqrt{\frac{I_{o}K}{2B - 1}}$$

$$K_{o} = \frac{\omega_{o}}{4\pi} \sqrt{\frac{K}{I_{o}(2B-1)}}$$
 (3.53)

# 3.4 Low-Pass Filter

An on chip MOS sampled data recursive filter is recommendable for this circuit.

External filters can be made of a buffer and a simple R-C filter. For designing the filter:

$$\omega_{n} = \sqrt{\frac{K_{V}}{\tau_{1} + \tau_{2}}}$$
(3.54)

where:  $\omega_1 = \frac{1}{\tau_1}$  filter pole

$$\omega_{2} = \frac{1}{\tau_{2}} \text{ filter zero}$$
(3.55)  
$$\xi = 1/2 \ \omega_{2}(\tau_{2} + \frac{1}{K_{V}})$$

## 4. Result of Circuit Simulation

The circuit was checked by spice simulation. The actual circuit is consisted of thirty eight transistors. As the phase lock loop takes quite a few cycles to lock, the computer run shall be done for at least ten cycles of input frequency. This requires a very big computer time and the limited computer memory locations for spice makes it impossible to make the run for the whole circuit. For this reason the circuit was first checked block by block and then it was simplified for simulation of the whole circuit.

The changes were:

The phase detector depletion load transistors were replaced by two resistors. The reason was that having depletion loads we had to either have a buffer and an RC filter or use a sampled data recursive filter. Both schemes were very time consuming for simulation. Using two load resistors reduced the filter to a single capacitor.

M50, M51 are replaced by two batteries. Some of the MOS current sources were replaced by ideal current sources. The simulated circuit is shown in Fig. 9.1.

## Simulated Circuit Calculations

a) Phase detector gain:

In the simulated circuit ISS = 10UA,  $R_{I}$  = 50K so:

 $V_{out p-p} = 10 UAx 100K = 1V$ 

 $V_{\text{average}} = - (1V) (1 - \frac{2\phi}{\pi})$ 

$$= K_{D}(\phi - \pi/2)$$

$$K_{\rm D} = \frac{1V}{\pi/2} = .637 \text{ volts/radion}$$

for small signal inputs from (3.8):

$$K_{D} = v_{1} / \pi \times 2\sqrt{2} \text{ ISS } K_{1} R_{L}$$

$$= V_{1} / \pi \times 2\sqrt{2 \times 10 \times 10^{-6} \times 300 \times 10^{-6}} \times 50 \times 10^{3}$$
  
K<sub>D</sub> = 2.47 v<sub>i</sub> [rad]<sup>-1</sup>

b) VCO gain:

In section 3.3 we find equation (3.53)

$$K_{o} = \frac{\omega_{o}}{4\pi} \sqrt{\frac{K}{I_{o}(2B-1)}}$$

in our circuit B = 1,  $I_o = 10 \text{ UA}$ , K = 45  $\text{UA/V}^2$   $f_o = 1 \text{ KHz}$ 

$$K_{o} = \frac{\omega_{o}}{4\pi} \sqrt{\frac{45}{10(2-1)}}$$

$$K_{o} = .17 \omega_{o}$$

The loop gain is:

$$K_{\rm V} = K_{\rm D} K_{\rm o} = .637 \times .17 \omega_{\rm o}$$
$$K_{\rm V} = .11 \omega_{\rm o}$$

From (2.10) flat bandwidth will be achieved at:

$$\omega_1 = 2K_{V}$$
$$\frac{1}{RC} = 2 \times .11 \times 2\pi \times 10^3$$

R = 100K



Fig 4.1 SCHEMATIC OF THE SIMULATED CIRCUIT

C = 7.4 NF

A copy of the computer simulation is attached. It shows the phase-lock loop locking to the incoming signal. The initial conditions were taken from the free-running node voltages. As can be seen the error voltage has still got second harmonic on it. In order to see the dc component the output is integrated and plotted in Fig. 4.2.

#### 5. Conclusions

Spice simulation proved the acceptable functioning of the circuit. One of the applications of this circuit is telephone touch tone decoding. All the seven PLLs and the VCO timing capacitors and the low pass filters can be integrated on one chip. For a 1KHZ center frequency a 1 NF capacitor is needed. Dividing the VCO frequency by 32 by adding 5 flip flops to each PLL will result in 30 PF integrable timing capacitors. For this purpose were narrow bandwidth is desirable B and K should both be large in  $K_o$ , and  $K_b$  must be kept small.

The linearity of the output frequency response should be checked after the fabrication. A linear output is expected. If so this PLL can be used for all the other applications the bipolar PLLs are used for.

# REFERENCES

R.G. Meyer, Nonlinear Analog Circuits Chapter 12, class notes.
 F. M. Gardner, "Phase-Lock Techniques, " Wiley, New York, 1966.

3. "Application of Phase-Locked Loops," Signetics Corporation, 1974.