Copyright © 1986, by the author(s). All rights reserved.

Permission to make digital or hard copies of all or part of this work for personal or classroom use is granted without fee provided that copies are not made or distributed for profit or commercial advantage and that copies bear this notice and the full citation on the first page. To copy otherwise, to republish, to post on servers or to redistribute to lists, requires prior specific permission.

## INSTABILITY AND GEOMETRIC TRANSIENCE OF THE ALOHA PROTOCOL

by

Shyam Parekh, Frits Schoute and Jean Walrand

Memorandum No. UCB/ERL M86/73

5 September 1986

ELECTRONICS RESEARCH LABORATORY

College of Engineering University of California, Berkeley 94720

## INSTABILITY AND GEOMETRIC TRANSIENCE OF THE ALOHA PROTOCOL

by

Shyam Parekh, Frits Schoute and Jean Walrand

Memorandum No. UCB/ERL M86/73

5 September 1986

ELECTRONICS RESEARCH LABORATORY

College of Engineering University of California, Berkeley 94720

## Instability and Geometric Transience of the Aloha Protocol<sup>†</sup>

Shyam Parekh<sup>‡</sup>, Frits Schoute<sup>\*</sup> and Jean Walrand<sup>‡</sup>

<sup>\*</sup>Department of Electrical Engineering and Computer Sciences and Electronics Research Laboratory University of California, Berkeley, CA 94720, USA

\*Phillips' Telecommunicatie en Data Systemen Nederland B.V. P. O. Box 32, 1200 JD, Hilversum. The Netherlands

### ABSTRACT

In this paper, we give a simple probabilistic proof to show that the discrete time Markov chain underlying the slotted uncontrolled Aloha protocol is geometrically transient. Let P be the  $(\infty \times \infty)$  transition matrix of this Markov chain. Let  $P_n$  denote the northwest  $(n \times n)$  corner truncation of P and  $\beta_n$  its largest eigenvalue. We establish that, as a consequence of geometric transience,  $\beta = \lim \beta_n$ , as  $n \to \infty$ , exists and that  $0 < \beta < 1$ . Note that the largest eigenvalue of P equals 1. We propose  $1/(1-\beta)$  as a performance measure which we show to be the limit of certain expected exit times.

September 5, 1986

<sup>&</sup>lt;sup>†</sup>This research was supported in part by NSF Grant No. ECS. 8421128 and by Pacific Bell and a MICRO Grant from the state of California.

# APPENDIX C: SPICE IMPLEMENTATION OF THE BSIM SUBSTRATE CURRENT AND DEGRADATION MODELS

#### 1. Introduction

The BSIM substrate current model has been implemented into SPICE3 and the BSIM version of SPICE2G.6. The analysis is carried out in a pre- and post-processor fashion so that the actual SPICE code remains untouched. Because of this fact, simulator operation is independent of the exact drain-current model implemented in SPICE, and minimal setup time is required.

In addition to the substrate current model, a simple parametric device degradation model has been added to calculate device lifetime in a circuit environment. With this addition, the circuit designer can isolate areas within his circuit susceptible to adverse hotelectron and degradation effects.

The following sections will introduce the degradation model, summarize the basic operation of the pre- and post-processors, and offer a guide to users wanting to implement these models in their circuit simulations.

#### 2. Degradation Model

#### 2.1 Basic Equations

Device degradation is typically measured by the amount of threshold voltage shift (  $\Delta V_{th}$ ) that occurs. In DC static stressing, the device lifetime can be modelled by two basic equations dependent on  $I_{ds}$ .  $I_{bs}$ , and other parameters [1]:

$$\Delta V_{th} = At^n \tag{1.1}$$

$$\tau = WBI_{bs}^{-m} I_{ds}^{m-1} \tag{1.2}$$

$$m = \frac{\varphi_u}{\phi_i}$$

where *n* and *B* are extracted parameters (*B* being a constant dependent on device processing technology),  $\tau$  is the device lifetime, and  $q\phi_i$  and  $q\phi_{it}$  are the critical energies required for impact ionization and the creation of interface traps, respectively. Typical log - log plots of  $\Delta V_{th}$  versus time and  $\tau$  versus  $I_{bs}$  are shown in Figs. C1 and C2. These equations can then be combined with numerical calculations to find device lifetime.

#### 2.2 Analytical Analysis

Using a quasi-static analysis, equations (1.1) and (1.2) can be extended to model the dynamic stressing behavior in a circuit for which the substrate current of a device is a function of time. Let  $\Delta V_{tho} = \Delta V_{th} |_{t=\tau}$  be the threshold voltage shift defined at device failure. By solving for A in equation (1.1) using (1.2), we get:

$$\Delta V_{tho} = A \tau^n = A [WBI_{bs}^{-m} I_{ds}^{m-1}]^n$$
$$A = \Delta V_{tho} [WBI_{bs}^{-m} I_{ds}^{m-1}]^{-n}$$

Thus equation (1.1) becomes

$$\Delta V_{th} = \Delta V_{tho} (WB)^{-n} I_{bs}^{mn} I_{ds}^{n(1-m)} t^{n}$$

or

$$\Delta V_{th}^{\frac{1}{n}} = \Delta V_{tho}^{\frac{1}{n}} (WB)^{-1} I_{bs}^{m} I_{ds}^{(1-m)} t$$
(1.3)

Since  $\Delta V_{th}^{\frac{1}{n}}$  is a linear function of time, this quantity can simply be summed over the time period of the SPICE analysis. If  $t_1, \ldots, t_p$  are the individual time points of SPICE, then

$$\Delta V_{th (tot)}^{\frac{1}{n}} = \Delta V_{th} (t_1)^{\frac{1}{n}} + \cdots + \Delta V_{th} (t_P)^{\frac{1}{n}}$$

Moreover, to find the device lifetime assuming a periodic signal, a simple linear extrapolation in terms of  $\Delta V_{th}^{\frac{1}{n}}$  is all that is necessary. The number of time intervals of the SPICE analysis needed so that  $\Delta V_{th} = \Delta V_{tho}$  is simply

$$N = \left[\frac{\Delta V_{tho}}{\Delta V_{th} (tot)}\right]^{\frac{1}{n}}$$

Thus, if the length of the SPICE analysis is  $t_P = T$  and is equal to the period of the signal, the lifetime is found from

$$\tau = NT$$

or

$$\tau = T \left[ \frac{\Delta V_{tho}}{\Delta V_{th} (tot)} \right]^{\frac{1}{n}}$$
(1.4)

2.3 Additional Parameters

Additional parameters needed for the process file are summarized as follows:

- B: an extracted process dependent parameter which is the intercept of the log τ versus log I<sub>bs</sub> curve (Fig. C2).
- (2) n: slope of  $\log \Delta V_{th}$  versus log t curve (Fig. C1). This generally ranges from 0.5 to 0.75 depending on the mechanism limiting interface trap density formation.
- (3) m: the ratio of the trap energy and impact ionization energy φ<sub>i</sub>/φ<sub>i</sub> which is approximately the slope of the log τ versus log I<sub>bs</sub> curve (Fig. C2). Typically, m is equal to 2.9 [1].
- (4)  $\Delta V_{tho}$ : threshold voltage shift defined at device failure.

These parameters should be appended to the process file directly after the substrate

current parameters in two rows and in the order mentioned above (B. n. m.  $\Delta V_{tho}$ ). Fig. C3 shows the location of all BSIM parameters in the process file for proper SPICE read-in.

3. Using the Pre- and Post-Processor

The following new commands have been added for substrate current and degradation analysis:

.PRINT ISUB(MXXX) ISUB(MYYY) ... <(MIN,MAX)>

.PRINT ISUB(SXXX) ISUB(SYYY) ... <(MIN,MAX)>

.PLOT ISUB(MXXX) ISUB(MYYY) ... ∢MIN,MAX)>

.PLOT ISUB(SXXX) ISUB(SYYY) ... <(MIN,MAX)>

These cards are used to either print or plot out the substrate current. SXXX is used to follow SPICE2 convention, while MXXX is used for SPICE3. MIN and MAX are optional parameters specifying the minimum and maximum substrate current plotted.

#### .ISUBWIDTH=XX

This card controls the width of the substrate current output printout. This is independent of the usual .WIDTH or .OPTIONS WIDTH card used in SPICE. In SPICE3, all non-substrate current analysis printout is outputted in 90 column format. regardless of the .OPTIONS WIDTH card. This was done to insure proper voltage read-in when none of the four nodes of the specified transistor are grounded.

#### .PROCESS processname FILENAME=processfilename

This card is new only for SPICE3. The format is identical to that already implemented in SPICE2. It is important to realize that ".MODEL" cards are no longer necessary for SPICE3, but that a ".PROCESS" card is now mandatory. In an UNIX environment, the following should be executed for proper simulator operation:

where x is either "2" or "3" depending on whether SPICE2 or SPICE3 is used, "deck" is the input deck file, and "outfile" is the output file desired. If no "-x" option is specified, the simulator defaults to SPICE2.

Figs. C4 and C5 illustrate sample SPICE2 and SPICE3 input decks respectively for a CMOS EEPROM sense amplifier shown in Fig. C6. M1 and M7 are EEPROM reference and memory cells, and M3 and M5 are the sense amplifier's NMOS devices of which substrate current simulations are requested. The essential difference between the two input decks is the BSIM transistor designations (SXXX for SPICE2, MXXX for SPICE3). Fig. C7 shows the resulting output for SPICE2 with a 5 volt input pulse of 4ns rise and fall time, and 25ns pulse width applied at  $V_{in} = V(6)$  at t = 0ns. Output for SPICE3 is virually identical to the one shown here.

Work is presently being done to port the simulator to the VMS operating system and will be available in the near future.

#### 4. More About The Processors

To calculate the substrate current, appropriate node voltages for the specified transistors are printed out, and these voltages are read in by the post-processor to do the necessary calculations. Thus, the basic need for the pre-processor is to add the appropriate ".PRINT" cards to the input deck. Besides this basic task, the operation of the simulators differ somewhat for SPICE2 and SPICE3. This was necessary because of the fact that SPICE2 reads in the process file created by the BSIM extraction program directly, while presently SPICE3 needs ".MODEL" cards with all parameters appended to the input deck. The configuration was designed to retain as much commonality as possible between the two schemes ( see Figs. C8 and C9 ). In both, an input deck and a process file must be present for read-in, the input deck is filtered of all substrate current command cards, and substrate current output is added to the SPICE output file in similar fashion. A "rawsub" file is created for communication between the two processors, and a "rawmodel" file is made for storing model parameters for housekeeping purposes. The differences can be seen from the two figures and are listed below:

- (1) In SPICE2. a "RAWPROC" file is created which is identical to the original process file except that the substrate current and degradation parameters are commented out for compatibility with present SPICE2 code. The input deck's ".PROCESS" card is modified accordingly by the pre-processor to read in "RAWPROC". Otherwise, the input deck is unaltered.
- (2) In SPICE3. no "RAWPROC" file is created, but the "rawmodel" file is appended to the input deck with the substrate current parameters commented out. Because appending of the model parameters is done automatically, a ".PROCESS" card has been introduced in similarity with present SPICE2 convention as mentioned in the previous section.

#### REFERENCE

 C. Hu, S. Tam, F-C Hsu, P.K. Ko, T.Y. Chan, K.W. Terrill, "Hot-Electron-Induced MOSFET Degradation - Model, Monitor, Improvement," IEEE Trans. Electron. Devices, Vol. ED-32, pp. 375-385, February 1985.



Fig. C1 Typical log - log plots of  $\Delta V_{th}$  versus time for various device technologies (from Hu et al [1]).



Fig. C2 Typical log - log plots of device lifetime  $\tau$  versus  $I_{bs}$  for various device technologies (from Hu et al [1]).

|    | Name                     | L sens. fàctor           | W sens. factor          | Units of basic parameter |
|----|--------------------------|--------------------------|-------------------------|--------------------------|
| 1  | $V_{FB}$ (VFB)           | $V_{FBI}$ (LVFB)         | V <sub>rn</sub> (WVFR)  | V                        |
| 2  | $\phi_{S}$ (PHI)         | $\phi_{st}$ (LPHI)       | $\phi_{r,m}$ (WPHI)     | V                        |
| 3  | $K_1(K1)$                | $K_{1}$ (LK1)            | $K_{1}$ (WK1)           | V <sup>1/2</sup>         |
| 4  | $K_2(K2)$                | $K_{2l}$ (LK2)           | $K_{2}$ (WK2)           | -                        |
| 5  | $\eta_0$ (ETA)           | $\eta_{0'}$ (LETA)       | $\eta_{0}$ (WETA)       | _                        |
| 6  | $\mu_{Z}$ (MUZ)          | $\delta_{l}$ (DL)        | δ (DW)                  | $cm^2/V$ -s $um$ $um$    |
| 7  | $U_{0Z}$ (U0)            | $U_{071}$ (LU0)          | $U_{07m}$ (WU0)         | $V^{-1}$                 |
| 8  | $U_{1Z}$ (U1)            | $U_{1Zl}$ (LU1)          | $U_{17}$ (WU1)          | $V = V^{-1}$             |
| 9  | $\mu_{ZB}$ (X2MZ)        | $\mu_{ZBI}$ (LX2MZ)      | $\mu_{ZB}$ (WX2MZ)      | $cm^{2}/V^{2}-s$         |
| 10 | $\eta_B$ (X2E)           | $\eta_{BI}$ (LX2E)       | $\eta_{B_{w}}$ (WX2E)   | $V^{-1}$                 |
| 11 | $\eta_D$ (X3E)           | $\eta_{Dl}$ (LX3E)       | $\eta_{Dw}$ (WX3E)      | $V^{-1}$                 |
| 12 | $U_{0B}$ (X2U0)          | $U_{0Bl}$ (LX2U0)        | $U_{0Bw}$ (WX2U0)       | $V^{-2}$                 |
| 13 | $U_{1B}$ (X2U1)          | $U_{1Bl}$ (LX2U1)        | $U_{1Bw}$ (WX2U1)       | $\mu m V^{-2}$           |
| 14 | $\mu_s$ (MUS)            | $\mu_{Sl}$ (LMS)         | $\mu_{Sw}$ (WMS)        | $cm^2/V^2$ -s            |
| 15 | $\mu_{SB}$ (X2MS)        | $\mu_{SBl}$ (LX2MS)      | $\mu_{SBw}$ (WX2MS)     | $cm^2/V^2$ -s            |
| 16 | $\mu_{SD}$ (X3MS)        | $\mu_{SDI}$ (LX3MS)      | $\mu_{SDw}$ (WX3MS)     | $cm^2/V^2$ -s            |
| 17 | $U_{1D}$ (X3U1)          | $U_{1Dl}$ (LX3U1)        | $U_{1Dw}$ (WX3U1)       | $\mu m V^{-2}$           |
| 18 | $T_{ox}$ (TOX)           | $T_{emp}$ (TEMP)         | $V_{dd}$ (VDD)          | $\mu m. °C.V$            |
| 19 | CGDO                     | CGSO                     | CGBO                    | F/m                      |
| 20 | XPART                    | DUM1                     | DUM2                    | -                        |
| 21 | N0                       | LN0                      | WNO                     | -                        |
| 22 | NB                       | LNB                      | WNB                     | -                        |
| 23 | ND                       | LND                      | WND                     | -                        |
| 24 | $E_{crit 0}$ (ECRITO)    | $E_{crit 0l}$ (LECRIT0)  | $E_{crit 0w}$ (WECRITO) | V/cm                     |
| 25 | $E_{critg}$ (ECRITG)     | $E_{critgl}$ (LECRITG)   | $E_{critew}$ (WECRITG)  | 1/cm                     |
| 26 | $E_{critb}$ (ECRITB)     | $E_{critbl}$ (LECRITB)   | $E_{critbw}$ (WECRITB)  | 1/cm                     |
| 27 | $l_{c0}$ (LC0)           | $l_{c0l}$ (LLC0)         | $l_{c0w}$ (WLC0)        | $\mu m^{1/2}$            |
| 28 | $l_{c1}$ (LC1)           | $l_{c1l}$ (LLC1)         | $l_{c1w}$ (WLC1)        | $\mu m^{1/2} - V$        |
| 29 | $l_{c2}$ (LC2)           | l <sub>c 21</sub> (LĻC2) | $l_{c_{2w}}$ (WLC2)     | $\mu m^{1/2} - V^{-1}$   |
| 30 | $l_{c3}$ (LC3)           | $l_{c3l}$ (LLC3)         | $l_{c3w}$ (WLC3)        | $\mu m^{1/2}$            |
| 31 | $l_{c4}$ (LC4)           | l <sub>c 41</sub> (LLC4) | $l_{c4w}$ (WLC4)        | $\mu m^{1/2} - V$        |
| 32 | $l_{cS}$ (LC5)           | $l_{cSl}$ (LLC5)         | $l_{c5w}$ (WLC5)        | $\mu m^{1/2} - V^2$      |
| 33 | $l_{c6}$ (LC6)           | $l_{c6l}$ (LLC6)         | $l_{c6w}$ (WLC6)        | $\mu m^{1/2}$            |
| 34 | $l_{c7}$ (LC7)           | $l_{c7l}$ (LLC7)         | $l_{c7w}$ (WLC7)        | $\mu m^{1/2} - V$        |
| 35 | B                        | n                        | m                       | A-sec/ $\mu$ m           |
| 36 | $\Delta V_{tho}$ (DVTHO) | DUM3                     | DUM4                    | V,-                      |

Fig. C3 BSIM process file format.

.

SIMPLE CMOS SENSE AMPLIFIER s1 2 5 0 0 PC1\_nm1\_du1 w=3u l=2u s2 2 2 5 5 PC1\_pm1\_du1 w=140u l=2u s3 3 2 1 0 PC1\_nm1\_du1 w=20u l=2u s4 3 2 5 5 PC1\_pm1\_du1 w=60u l=2u s5 4 1 0 0 PC1\_nm1\_du1 w=5u l=2u s6 4 3 5 5 PC1\_pm1\_du1 w=10u l=2u s7 1 6 0 0 PC1\_nm1\_du1 w=3u l=2u vdd 5 0 5 dc vin 6 0 pulse(0,5,0ns,4ns,4ns,25ns,58ns) .process PC1 filename=PF.SUB .plot isub(s3) isub(s5) c1 1 0 2pf c2 4 0 0.2pf .tran 1ns 58ns .isubwidth=80 .width in=80 out=80 .end

Fig. C4 Sample SPICE2 input deck.

SIMPLE CMOS SENSE AMPLIFIER m1 2 5 0 0 PC1\_nm1\_du1 w=3u l=2u m2 2 2 5 5 PC1\_pm1\_du1 w=140u l=2u m3 3 2 1 0 PC1\_nm1\_du1 w=20u l=2u m4 3 2 5 5 PC1\_pm1\_du1 w=60u l=2u  $m5 4 1 0 0 PC1_nm1_du1 w=5u l=2u$ m6 4 3 5 5 PC1\_pm1\_du1 w=10u l=2u m7 1 6 0 0 PC1\_nm1\_du1 w=3u l=2u vdd 5 0 5 dc vin 6 0 pulse(0.5,0ns.4ns.4ns,25ns,58ns) .process PC1 filename=PF.SUB .plot isub(m3) isub(m5) c1 1 0 2pf c2 4 0 0.2pf .tran 1ns 58ns .isubwidth=80 .end

Fig. C5 Sample SPICE3 input deck.



Fig. C6 CMOS sense amplifier circuit used for sample SPICE simulations.



Fig. C7 SPICE2 output file.

-55-







Fig. C9 SPICE3 processor configuration.

.