# Low Power, Scalable Platforms for Implantable Neural Recording



Rikky Muller

## Electrical Engineering and Computer Sciences University of California at Berkeley

Technical Report No. UCB/EECS-2015-19 http://www.eecs.berkeley.edu/Pubs/TechRpts/2015/EECS-2015-19.html

May 1, 2015

Copyright  $\[mathbb{C}$  2015, by the author(s). All rights reserved.

Permission to make digital or hard copies of all or part of this work for personal or classroom use is granted without fee provided that copies are not made or distributed for profit or commercial advantage and that copies bear this notice and the full citation on the first page. To copy otherwise, to republish, to post on servers or to redistribute to lists, requires prior specific permission.

## Low-Power, Scalable Platforms for Implantable Neural Interfaces

By Rikky Muller

A dissertation submitted in partial satisfaction of the requirements for the degree of Doctor of Philosophy in Engineering - Electrical Engineering and Computer Sciences in the Graduate Division of the University of California at Berkeley

> Committee in charge: Professor Jan M. Rabaey, Chair Professor Elad Alon Professor Robert T. Knight

> > Spring 2013

Copyright © 2013, by the author(s). All rights reserved.

Permission to make digital or hard copies of all or part of this work for personal or classroom use is granted without fee provided that copies are not made or distributed for profit or commercial advantage and that copies bear this notice and the full citation on the first page. To copy otherwise, to republish, to post on servers or to redistribute to lists, requires prior specific permission.

#### ABSTRACT

## Low-power, Scalable Platforms for Implantable Neural Interfaces

By Rikky Muller

## Doctor of Philosophy in Electrical Engineering and Computer Sciences University of California, Berkeley Professor Jan M. Rabaey, Chair

Clinically viable and minimally invasive neural interfaces stand to revolutionize disease care for patients with neurological conditions. For example, recent research in Brain-Machine Interfaces has shown success in using electronic signals from the motor cortex of the brain to control artificial limbs, providing hope for patients with spinal cord injuries. Currently, neural interfaces are large, wired and require open-skull operation. Future, less invasive interfaces with increased numbers of electrodes, signal processing and wireless capability will enable prosthetics, disease control and completely new user-computer interfaces.

The first part of this thesis presents a signal-acquisition front end for neural recording that uses a digitally intensive architecture to reduce system area and enable operation from a 0.5V supply. The entire front-end occupies only 0.013mm<sup>2</sup> while including "per-pixel" digitization, and enables simultaneous recording of LFP and action potentials for the first time. The second part presents the development of a minimally invasive yet scalable wireless platform for electrocorticography (ECoG), an electrophysiological technique where electrical potentials are recorded from the surface of the cerebral cortex, greatly reducing cortical scarring and improving implant longevity. A high-density flexible MEMS electrode array is tightly integrated with active circuits and a power-receiving antenna to realize a fully implantable system in a very small footprint. Building on the previously developed digitally intensive architecture, an order of magnitude in circuit area reduction is realized with 3x improvement in power efficiency over state-of-the-art enabling a scalable platform for 64-channel recording and beyond.

Dedicated to my father, Joseph Muller

## TABLE OF CONTENTS

| CHAPTER                                      | 1: INTRODUCTION                                 | 1                 |
|----------------------------------------------|-------------------------------------------------|-------------------|
| 1.1 TH                                       | E NEED FOR NEURAL RECORDING                     | 1                 |
| 111                                          | Motor Prosthetics                               | 2                 |
| 112                                          | Enilensv                                        | 2                 |
| 113                                          | Emerging applications for neural recording      | 6                 |
| 1.1.5<br>1.2 Cu                              | Internet upplications for neural recording      | 0                 |
| 1.2  CE                                      | URAL VIGNALS                                    | 7                 |
| 131                                          | Intracortical signals                           | ۵<br>لا           |
| 1.3.1                                        | Flactrocovticogramhic signals                   | 0                 |
| 1.J.Z<br>1.4 INT                             | LIEUROLORILOGRAPHIC SIGNAIS                     | >                 |
| 1.4 11/1                                     | FLANTABLE SISTEM                                | .12               |
| 1.4.1                                        | Downing and communicating with neural involutes | . 15<br>11        |
| 1.4.2<br>15 NE                               |                                                 | . 14              |
| 1.5 INE                                      | Action Detection Front Ende                     | .15               |
| 1.5.1                                        | Action Polential Front-Ends                     | . 10              |
| 1.3.2                                        | ECOG UNU EEG FIONI-EMUS                         | . 10              |
| 1.0 500                                      | JPE OF THIS THESIS                              | . 21              |
| СНАРТЕР                                      | 2. ACTION POTENTIAL SIGNAL ACOULSITION          | 22                |
| CHAFTER                                      | 2. ACTION FOTENTIAL SIGNAL ACQUISITION          | . 22              |
| 2.1 AC                                       | TION POTENTIAL FRONT-END                        | .22               |
| 2.1.1                                        | Front-end architecture selection                | . 22              |
| 2.1.2                                        | Electrode interface and safety                  | . 23              |
| 2.1.3                                        | Gain and offset correction range allocation     | . 25              |
| 2.1.4                                        | Noise Folding                                   | . 26              |
| 2.2 Fil                                      | TER DESIGN                                      | .27               |
| 2.3 CIR                                      | CUIT DESIGN                                     | .29               |
| 2.3.1                                        | Low-noise offset cancellation                   | . 30              |
| 2.3.2                                        | Transfer characteristic linearization           | . 33              |
| 2.3.3                                        | Residual CMRR                                   | . 35              |
| 2.3.4                                        | Offset-dependent 1/f noise                      | . 36              |
| 2.3.5                                        | Summing amplifier and DAC                       | . 37              |
| 2.3.6                                        | Analog-to-digital converter                     | . 39              |
| 2.4 Me                                       | ASUREMENT RESULTS                               | .40               |
| 2.4.1                                        | In-vivo Measurements                            | . 47              |
| 2.4.2                                        | Power Efficiency Factor                         | . 49              |
|                                              |                                                 |                   |
| CHAPTER                                      | 3: ELECTROCORTICOGRAPHIC SIGNAL ACQUISITION     | 51                |
| 31 FI                                        | ECTROCORTICOCRAPHIC FRONT-FND                   | 51                |
| 311                                          | Front_end architecture selection                | 51                |
| 3 1 2                                        | I rom-ena arenauce science in                   | , <i>31</i><br>55 |
| $\begin{array}{c} 3.1.2\\3.2 \\ \end{array}$ | πραι πηρεαμπιε<br>Στεм ανιό Fii τες Designi     | . <i>33</i><br>57 |
|                                              | DIEWIAND I ILIEK DESIGN                         | 60                |
|                                              | Eadhach DAC                                     | .00               |
| 3.3.1                                        | Chamment at a hilitation and imput importante   | . 01              |
| 3.3.2                                        | Споррег зиониганот апа три треаатсе             | . 03              |

| 3.3.3   | Amplifier                                              |         |
|---------|--------------------------------------------------------|---------|
| 3.3.4   | ADC Driver                                             | 66      |
| 3.3.5   | ADC and Anti-aliasing                                  | 66      |
| 3.3.6   | Digital Feedback                                       |         |
| 3.4 Me  | ASUREMENT RESULTS                                      | 68      |
| 3.4.1   | Comparison with state-of-the-art                       |         |
| CHAPTER | 4: IMPLANTABLE PLATFORM FOR ELECTROCORTICOGR           | APHY.78 |
| 4.1 Ime | PLANTABLE 64-CHANNEL WIRELESS MECOG SYSTEM DESCRIPTION | 78      |
| 4.2 Eli | ECTRODE AND ANTENNA DESIGN                             | 80      |
| 4.2.1   | High-density microfabricated electrodes                |         |
| 4.2.2   | Microfabricated antenna                                |         |
| 4.3 INT | EGRATED CIRCUIT                                        | 85      |
| 4.3.1   | Front-end array                                        | 85      |
| 4.3.2   | Wireless subsystem                                     |         |
| 4.4 Sys | TEM INTEGRATION                                        | 90      |
| 4.5 Sys | TEM MEASUREMENTS                                       | 91      |
| 4.5.1   | Front-end array measurements                           |         |
| 4.5.2   | In-vivo experiments                                    |         |
| CHAPTER | 5: CONTRIBUTIONS AND FUTURE WORK                       | 100     |
| APPENDI | <b>X A: POWER EFFICIENCY FACTOR DERIVATION</b>         | 104     |
| REFEREN | CES                                                    | 106     |

## LIST OF FIGURES

| FIGURE 1-1: BRAIN-MACHINE INTERFACE MODEL, MODIFIED FROM [NIC]                                                                                                                | 3       |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| FIGURE 1-2: FUTURE VISION OF BRAIN-MACHINE INTERFACES, FROM [LEB]                                                                                                             | 4       |
| FIGURE 1-3: PHOTO FROM A HUMAN CRANIOTOMY SHOWING THE STATE-OF-THE-AF USE OF ELECTROCORTICOGRAPHY FOR SEIZURE FOCUS LOCALIZATION                                              | rт<br>5 |
| FIGURE 1-4 REPRESENTATIVE NEURAL SIGNAL AT THE ELECTRODE/CIRCUIT INTERFACE.                                                                                                   | 8       |
| FIGURE 1-5: FREQUENCY BANDS OF EXTRACORTICAL NEURAL SIGNALS                                                                                                                   | 11      |
| FIGURE 1-6: REPRESENTATIVE ECOG TIME-DOMAIN (L) AND FREQUENCY DOMAIN (R) SIGNAL.                                                                                              | 11      |
| FIGURE 1-7: BLOCK DIAGRAM OF AN INTEGRATED CIRCUIT FOR AN IMPLANTABLE NEURAL RECORDING SYSTEM. THE INSET AT THE BOTTOM OF FIGURE SHOWS EXAMPLES OF COMMONLY USED ELECTRODES   | 12      |
| FIGURE 1-8: (A) STATE-OF-THE-ART MULTI-CHANNEL SIGNAL ACQUISITION CHAIN<br>AND (B) NEURAL AMPLIFIER AND BAND-PASS FILTER                                                      | 16      |
| FIGURE 1-9: STATE-OF-THE-ART HIGH-PRECISION NEURAL AMPLIFIER<br>ARCHITECTURE, FROM [DEN]                                                                                      | 20      |
| FIGURE 2-1: MIXED-SIGNAL FEEDBACK ARCHITECTURE                                                                                                                                | 23      |
| FIGURE 2-2: MICROELECTRODE SMALL SIGNAL MODEL AND IC INTERFACE                                                                                                                | 24      |
| FIGURE 2-3: AVERAGE AND STANDARD DEVIATION I-V CURVES OF "UTAH-STYLE"<br>MICROELECTRODES FROM A SINGLE ARRAY. THE MEASUREMENT IS MADE<br>DIFFERENTIALLY ACROSS TWO ELECTRODES | 25      |
| FIGURE 2-4: Split dual-loop architecture: coarse loop cancels offset, while fine loop cancels LFP with residual offset                                                        | 26      |
| FIGURE 2-5: FEEDBACK BLOCK DIAGRAM REPRESENTATION OF NEURAL SIGNAL ACQUISITION CHAIN.                                                                                         | 27      |
| Figure 2-6: Example transfer functions for $G_{\mbox{\scriptsize SPK}}$ and $G_{\mbox{\scriptsize LFP}}$                                                                      | 28      |
| FIGURE 2-7: System behavioral simulation performed on pre-recorded signals from rat neocortex.                                                                                | 29      |
| FIGURE 2-8: RESISTIVELY LOADED DIFFERENTIAL PAIR (LEFT) AND CORRESPONDING<br>SMALL-SIGNAL MODEL (RIGHT)                                                                       | G<br>31 |
| FIGURE 2-9: (A-C) DACs USED FOR OFFSET CANCELLATION                                                                                                                           | 31      |
| FIGURE 2-10: A COMPARISON OF NOISE FACTOR VS. INPUT-REFERRED OFFSET FOR THE DACS SHOWN IN FIGURE 2-9.                                                                         | 32      |

| FIGURE 2-11: OFFSET DAC TRANSFER FUNCTION                                                                                                              | 33        |
|--------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|
| FIGURE 2-12: MISMATCH SIMULATION OF DNL IN THE OFFSET-CANCELLATION D.                                                                                  | AC.<br>34 |
| FIGURE 2-13: OPERATION OF THE OFFSET CANCELLATION AMPLIFIER-DAC IN THE PRESENCE OF A LARGE POSITIVE INPUT OFFSET                                       | Е<br>36   |
| FIGURE 2-14: COMPLETE CIRCUIT IMPLEMENTATION OF MERGED AMPLIFIER-DAC                                                                                   | 2.37      |
| FIGURE 2-15: (A) CIRCUIT DIAGRAM OF CURRENT-FEEDBACK DAC AND AMPLIFIE<br>(B) ADC DRIVER CURRENT MIRROR WITH ADJUSTABLE GAIN                            | cr.<br>38 |
| FIGURE 2-16: CIRCUIT DIAGRAM OF RING-OSCILLATOR BASED ADC.                                                                                             | 39        |
| FIGURE 2-17: RING-OSCILLATOR BASED ADC OPERATION                                                                                                       | 39        |
| FIGURE 2-18: ACTION POTENTIAL FRONT-END CHIP MICROPHOTOGRAPH AND<br>LAYOUT (INSET)                                                                     | 41        |
| FIGURE 2-19: IMPLEMENTED SYSTEM DIAGRAM                                                                                                                | 42        |
| FIGURE 2-20: NORMALIZED MAGNITUDE PLOT OF CLOSED-LOOP SYSTEM                                                                                           | 43        |
| FIGURE 2-21: INPUT-REFERRED NOISE SPECTRAL DENSITY IN SPIKE AND LFP BAN                                                                                | ds.<br>43 |
| FIGURE 2-22: MERGED AMPLIFIER-DAC TRANSFER CURVE (TOP) AND DNL (BOTTOM).                                                                               | 44        |
| FIGURE 2-23: CMRR (TOP), PSRR (CENTER) AND INPUT-REFERRED INTEGRATED NOISE (BOTTOM) VS. INPUT-REFERRED OFFSET                                          | 45        |
| FIGURE 2-24: POWER SPECTRAL DENSITY OF SYSTEM WITH A 200mVRMS, 2KHZ SIN<br>WAVE INPUT                                                                  | NE<br>46  |
| FIGURE 2-25: POWER SPECTRAL DENSITY OF ADC WITH 1kHz SINE WAVE INPUT A FULL SCALE.                                                                     | ат<br>46  |
| FIGURE 2-26: PHOTO OF RAT ELECTRODE IMPLANTS                                                                                                           | 47        |
| FIGURE 2-27: IN-VIVO RECORDING TEST SETUP                                                                                                              | 47        |
| FIGURE 2-28: IN-VIVO RECORDINGS FROM LIVE RODENT, INPUT WAVEFORM (TOP),<br>SPIKE OUTPUT (MIDDLE), LFP OUTPUT (BOTTOM)                                  | 48        |
| FIGURE 3-1: MERGED AMPLIFIER-DAC SCHEMATIC                                                                                                             | 52        |
| FIGURE 3-2: ECOG INTEGRATED NOISE VS. INPUT-REFERRED OFFSET FOR THE MERGED AMPLIFIER-DAC                                                               | 53        |
| FIGURE 3-3: ECoG FRONT-END BLOCK DIAGRAM                                                                                                               | 54        |
| FIGURE 3-4: (TOP) ECOG ELECTRODES WITH EVERY OTHER ELECTRODE<br>ELECTROPLATED WITH PLATINUM BLACK. (BOTTOM) THE IMPEDANCE OF THI<br>ELECTRODES AT 1KHZ | е<br>56   |
| FIGURE 3-5: INPUT QUANTIZATION VOLTAGE LEVEL VS. NUMBER OF DAC BITS                                                                                    | 57        |

| FIGURE 3-6: SNDR vs. Number of DAC bits for various DAC frequencies in OPEN LOOP.                                                  | ז<br>58 |
|------------------------------------------------------------------------------------------------------------------------------------|---------|
| FIGURE 3-7: BEHAVIORAL MODEL OF ECOG FRONT-END, MODELED IN SIMULINK                                                                | 59      |
| FIGURE 3-8: SNDR VS. NUMBER OF DAC BITS IN CLOSED-LOOP                                                                             | 59      |
| FIGURE 3-9: SNDR vs. BANDWIDTH FOR 5-BIT AND 6-BIT DACS                                                                            | 60      |
| FIGURE 3-10: SIMPLIFIED FEEDBACK DAC SCHEMATIC                                                                                     | 61      |
| FIGURE 3-11: DAC UNIT CELL SCHEMATIC                                                                                               | 62      |
| FIGURE 3-12: SIMPLIFIED CIRCUIT DIAGRAM OF SWITCHED-CAPACITOR RESISTANCE OF THE INPUT CHOPPER (A) IN-BAND AND (B) AT DC            | ∃<br>63 |
| FIGURE 3-13: AMPLIFIER AND LOW-PASS FILTER SCHEMATIC. CHOPPER DOWN-<br>MODULATION SWITCHES ARE SHOWN IN THE DASHED BOX             | 65      |
| FIGURE 3-14: SCHEMATIC OF ADC DRIVER AMPLIFIER                                                                                     | 66      |
| FIGURE 3-15: 64-CHANNEL ECOG CHIP MICROPHOTOGRAPH                                                                                  | 68      |
| FIGURE 3-16: OSCILLOSCOPE CAPTURE OF ANALOG INPUT TO ADC AND CORRESPONDING MEASURED OUTPUT OF ADC FROM A 1MVPTP SINE-WAVE STIMULUS | 69      |
| FIGURE 3-17: FRONT-END CLOSED-LOOP TRANSFER FUNCTION. DIGITAL TUNING IN THE FEEDBACK PATH ADJUSTS THE HIGH-PASS FILTER POLE        | ז<br>70 |
| FIGURE 3-18: POWER SPECTRAL DENSITY OF OUTPUT WAVEFORM WITH 0.5mVPTP SINUSOIDAL INPUT STIMULUS AT 40Hz.                            | 71      |
| FIGURE 3-19: POWER SPECTRAL DENSITY OF OUTPUT WAVEFORM WITH 1MVPTP SINUSOIDAL INPUT STIMULUS AT 40Hz.                              | 71      |
| FIGURE 3-20: INPUT-REFERRED NOISE POWER SPECTRAL DENSITY ACROSS A RANGE OF CHOPPER MODULATION FREQUENCIES.                         | ;<br>72 |
| FIGURE 3-21: INTEGRATED INPUT-REFERRED NOISE AS A FUNCTION OF CHOPPER FREQUENCY                                                    | 73      |
| FIGURE 3-22: INPUT RESISTANCE VS. CHOPPER FREQUENCY FOR DC AND IN-BAND SIGNALS                                                     | 75      |
| FIGURE 3-23: INPUT RESISTANCE VS. OFFSET FOR DC AND IN-BAND SIGNALS AT $F_{CHOP}=8 \text{ kHz}$ .                                  | 75      |
| FIGURE 4-1: WIRELESS MECOG SYSTEM CONCEPT                                                                                          | 78      |
| FIGURE 4-2: METAL MASK LAYOUT OF ANTENNA AND ELECTRODES                                                                            | 80      |
| FIGURE 4-3: SIMULATION MODEL OF THE WIRELESS LINK                                                                                  | 82      |
| Figure 4-4: The effect of antenna width on link gain; $blue=10A/m$ ; $green=25A/m$ ; $red=50A/m$                                   | 82      |

| FIGURE 4-5: WIRELESS POWER COUPLING SIMULATED PERFORMANCE VS.<br>FREQUENCY: LINK GAIN (TOP), MAXIMUM TRANSMIT POWER (CENTER),<br>MAXIMUM RECEIVE POWER (BOTTOM) | 83                       |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|
| FIGURE 4-6: NON-IDEALITIES ASSOCIATED WITH PATIENT IMPLANTATION: TILT (LEFT), CURVATURE (MIDDLE), TRANSLATION (RIGHT)                                           | 84                       |
| FIGURE 4-7: ECoG CHIP BLOCK DIAGRAM                                                                                                                             | 85                       |
| FIGURE 4-8: SCHEMATIC OF FRONT-END ARRAY SERIALIZER                                                                                                             | 86                       |
| FIGURE 4-9: TIMING DIAGRAM FOR FRONT-END ARRAY SERIALIZER                                                                                                       | 86                       |
| FIGURE 4-10: CURRENT BIAS CIRCUIT DIAGRAM                                                                                                                       | 87                       |
| FIGURE 4-11: WIRELESS SUBSYSTEM TRADEOFFS BETWEEN DUTY-CYCLED DATA A<br>POWER DELIVERY (BLUE), AND CONTINUOUS DATA AND POWER DELIVERY (RI                       | .ND<br>ED)<br>87         |
| FIGURE 4-12: REFLECTION COEFFICIENT VS. MATCHING NETWORK ELEMENTS                                                                                               | 88                       |
| FIGURE 4-13: POWER MANAGEMENT UNIT BLOCK DIAGRAM                                                                                                                | 89                       |
| FIGURE 4-14: RF-TO-DC PASSIVE RECTIFIER (A) AND ACTIVE RECTIFIER (B)                                                                                            | 89                       |
| FIGURE 4-15: ACF BONDING PROCEDURE, FROM [NAG] (LEFT) AND ELECTRODES ACF BONDED TO A PCB (RIGHT)                                                                | ;<br>90                  |
| FIGURE 4-16: MEASUREMENT ASSEMBLY AND COMPONENTS                                                                                                                | 92                       |
| FIGURE 4-17: MEASURED AND SIMULATED LINK GAIN AND REFLECTION COEFFICIENTS IN AIR WITH A 2CM ANTENNA SEPARATION [BJO2]                                           | 93                       |
| FIGURE 4-18: CROSSTALK MEASUREMENT CONFIGURATION AND RESULTS                                                                                                    | 94                       |
| FIGURE 4-19: 1mVptp, 100Hz sine waves from 5 channels transmitted through wireless link                                                                         | 94                       |
| FIGURE 4-20: PHOTO OF IN-VIVO MEASUREMENT SETUP AND GRID PLACEMENT                                                                                              | 95                       |
| FIGURE 4-21: IN-VIVO NEURAL RECORDINGS FROM THE RAT CORTEX TAKEN IN LIC<br>ANESTHESIA (LEFT) AND HEAVY ANESTHESIA (RIGHT); FILTERED DELTA BAND<br>SHOWN IN RED  | энт<br>Э IS<br><b>96</b> |
| FIGURE 4-22: IN-VIVO VOLTAGE SPECTRA IN DEEP AND LIGHT ANESTHESIA                                                                                               | 96                       |
| FIGURE 4-23: 64-CHANNEL MICROSTIMULATION RECORDINGS, Y-AXIS IS SHOWN IN MV, X-AXIS IS SHOWN IN SECONDS                                                          | ۷<br>97                  |
| FIGURE 4-24: IN-VIVO RECORDING OF ICMS RESPONSE IN TIME-FREQUENCY<br>SPECTROGRAM (TOP) AND THE CORRESPONDING VOLTAGE WAVEFORM<br>(BOTTOM)                       | 98                       |
| FIGURE 5-1: CONCEPTUAL DIAGRAM OF A FREE-FLOATING, MINIATURIZED WIREL NEURAL SENSOR, FROM [BEI]                                                                 | .ess<br>102              |
| FIGURE 5-2: FLEXIBLE INTRACORTICAL IMPLANT                                                                                                                      | 103                      |

## LIST OF TABLES

| TABLE 1-1: NEURAL SIGNAL COMPARISON                                                                                                                                  | 7        |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|
| TABLE 1-2: TABLE OF BRAIN WAVES AND ASSOCIATED FUNCTIONS                                                                                                             | 11       |
| TABLE 2-1: POWER AND AREA BREAKDOWN BY BLOCK.                                                                                                                        | 42       |
| TABLE 2-2: SUMMARY OF PERFORMANCE METRICS FOR THIS WORK AND COMPARISOWITH STATE-OF-THE-ART. ALL METRICS FOR THIS WORK ARE GIVEN FOR<br>COMPLETE SYSTEM INCLUDING ADC | )n<br>49 |
| TABLE 3-1: TABLE OF INPUT-REFERRED NOISE FOR SEVERAL CHOPPER FREQUENCIES                                                                                             | s<br>73  |
| TABLE 3-2: PERFORMANCE SUMMARY AND COMPARISON WITH STATE-OF-THE-ART   ECOG AND EEG FRONT-ENDS                                                                        | 76       |
| TABLE 4-1: CHIP POWER DISSIPATION AND ACTIVE AREA OCCUPATION                                                                                                         | 92       |

## LIST OF ACRONYMS

| AC             | Alternating Current                                           |
|----------------|---------------------------------------------------------------|
| ACF            | Anisotropic Conductive Film                                   |
| ADC            | Analog to Digital Converter                                   |
| AP             | Action Potential                                              |
| ASIC           | Application Specific Integrated Circuit                       |
| BER            | Bit-error Rate                                                |
| BJT            | Bipolar Junction Transistor                                   |
| BMI            | Brain-Machine Interface                                       |
| BPF            | Band-Pass Filter                                              |
| BRAIN          | Brain Research through Advancing Innovative Neurotechnologies |
| BW             | Bandwidth                                                     |
| CMOS           | Complementary Metal-Oxide-Semiconductor                       |
| CMRR           | Common-Mode Rejection Ratio                                   |
| COB            | Chip-on-Board                                                 |
| DAC            | Digital to Analog Converter                                   |
| DC             | Direct Current                                                |
| DBS            | Deep-Brain Stimulator                                         |
| DNL            | Differential Nonlinearity                                     |
| DSP            | Digital Signal Processor                                      |
| $\Delta\Sigma$ | Delta-Sigma                                                   |
| ECoG           | Electrocorticography                                          |
| EEG            | Electroencephalography                                        |
| EPSP           | Excitatory Post-Synaptic Potential                            |
| ESD            | Electrostatic Discharge                                       |
| FCC            | Federal Communications Commission                             |
| FPGA           | Field Programmable Gate Array                                 |
| FSK            | Frequency Shift Keying                                        |
| IC             | Integrated Circuit                                            |
| ICMS           | Intracortical Microstimulation                                |
| IEEE           | Institute of Electrical and Electronics Engineers             |
| INL            | Integral Nonlinearity                                         |
| INV            | Logical Inversion                                             |
| LDO            | Low Dropout Regulator                                         |

| LFP     | Local Field Potential                             |
|---------|---------------------------------------------------|
| LNA     | Low Noise Amplifier                               |
| LSB     | Least Significant Bit                             |
| MA      | Moving Average                                    |
| MEMS    | Micro-Electromechanical Systems                   |
| MICS    | Medical Implant Communication Service             |
| MIM     | Metal-Insulator-Metal                             |
| MOSFET  | Metal Oxide Semiconductor Field Effect Transistor |
| MSB     | Most Significant Bit                              |
| NAND    | Logical Negated And                               |
| NEF     | Noise Efficiency Factor                           |
| NMOS    | N-type Metal-Oxide-Semiconductor                  |
| NTF     | Noise Transfer Function                           |
| OSR     | Oversample Ratio                                  |
| OTA     | Operational Transconductance Amplifier            |
| PBS     | Phosphate Buffered Saline                         |
| PCB     | Printed Circuit Board                             |
| PEF     | Power Efficiency Factor                           |
| PMOS    | P-type Metal-Oxide-Semiconductor                  |
| PMU     | Power Management Unit                             |
| PSRR    | Power-Supply Rejection Ratio                      |
| RF      | Radio Frequency                                   |
| RFID    | Radio Frequency Identification                    |
| Rx      | Wireless Receiver                                 |
| SAR     | Specific Absorption Rate                          |
| SAR ADC | Successive Approximation Register ADC             |
| SFDR    | Spurious Free Dynamic Range                       |
| SNDR    | Signal to Noise and Distortion Ratio              |
| SNR     | Signal to Noise Ratio                             |
| SPI     | Serial-to-Parallel Interface                      |
| THD     | Total Harmonic Distortion                         |
| Tx      | Wireless Transmitter                              |
| UWB     | Ultra-Wideband                                    |
| VCO     | Voltage Controlled Oscillator                     |
| XOR     | Logical Exclusive Or                              |

#### ACKNOWLEDGMENTS

Jan Rabaey, you are an exceptional leader, that never tells your students what to do, but leads by example, allows us to work on what we're interested in, you help us grow our vision and give us every resource possible to realize that vision. I could not have worked with anyone better, on this, or any project, thank you.

Elad Alon, thank you for your tireless help on absolutely every aspect of grad school, from late-night tapeouts, to course projects, from the hours drawing designs on the whiteboard to just getting great advice and support. You have been a great mentor and friend, I am lucky to have come in to Berkeley at the same time you did.

Robert Knight, thank you for inspiring part of this work with your novel use of ECoG and for your vast knowledge on the subject. You have been supportive of this work from the first day and never hesitated to give us any resource for it. I have been very lucky to interact with an expert such as you on this topic.

Jose Carmena and Michel Maharbiz, I thank you for coming together and allowing this work to be part of such an interdisciplinary team and for making this teamwork so seamless. Jose, thanks also for allowing me to be an unofficial member of your group. I've been inspired by your work and your students and I have learned and grown so much as part of such a diverse and dedicated team.

This work would not have been possible without a strong team effort. Thanks to Peter Ledochowitsch who developed the  $\mu$ ECoG grids. When we got together and conceived this project it became something much greater than the sum of its parts. Thanks to Hanh-Phuc Le and Wen Li who co-designed the  $\mu$ ECoG integrated circuit with me. Phuc, I was so happy when you joined the team, I knew your years of expertise would make a huge impact and I was right. Wen, your hard work and dedication to this project have proved invaluable. Thanks to Toni Bjorninen who came all the way from Tampere, Finland to spend a couple of months helping us design the  $\mu$ ECoG antenna. Toni, your expertise in antenna designs really helped propel this project early on. Aaron Koralek, thank you for selflessly giving your time and energy to helping test these electronics in animals. I know how time-consuming it is to help so many others with their research and you always do it with genuine interest and a smile.

Subbu Venkatraman, thanks for your guidance in this area when I first started working on neural interfaces. You were a key link between the EE world and the neuroscience world that helped make all this work happen. Thanks to Edward Chang, Karunesh Ganguly and Ryan Canolty for their insight and experience using ECoG, implanting ECoG and understanding the data.

There are many students who supported this work and helped make it happen. Thanks to everyone at BWRC. Lingkai Kong, thank you for letting us use your LVS clean pads and for all the helpful conversations. John Crossley, thank you for synthesizing the SPI and for your expertise and help in all matters digital. Mervin John, thanks for your invaluable MATLAB expertise and daily coffees. Nathan Narevsky, thank you for helping with the

FPGA programming. Amy Orsborn, thank you for our constant discussion on BMI, I love bouncing ideas off of someone on the "other side." Chintan Thakkar, thanks for coauthoring a "paper" with me and for all the projects we did together some of which have made their way into my thesis work. I am grateful for the wisdom and guidance of the upperclassmen: Louis Alarcon, Michael Mark, Nathan Pletcher, Jesse Richmond and Amin Arbabian. Louis, thanks in particular for the chocolate and for being so helpful with just about everything. Thanks to the other members of the neural interfaces project: Will Beiderman, Dan Yeager, Filip Maksimovic, Christopher Sutardja and David Chen. Pohan Yang, thanks for your help measuring the electrodes. Philip Chu, thanks for your hard work, curiosity, good attitude, and for sticking with me through the microstimulation project. Maryam Tabesh, I'm glad you were there with me in those difficult late tapeout nights. Gireeja Ranade, thanks for getting me involved on the departmental level, you are an exceptional leader. George Cramer, you are missed.

I thank the rats who gave their lives to science: Hulk, Johnny Carson, Earl "Old Fatty" and Ralph.

I would like to thank the BWRC sponsors and particularly ST Microelectronics for chip fabrication. Thanks to Andreia Cathelin for being an invaluable bridge and big supporter of our work. Thanks to Berkeley Design Automation for Berkeley FastSpice. I also thank the Center for Neural Engineering and Prosthesis, GSRC and Musyc centers, and the Berkeley EECS departmental fellowship for supporting this work.

I owe a huge debt of gratitude to all the BWRC and EECS staff members that have helped with so many different aspects of grad life over the years: Tom Boot, Fred Burghard, Brian Richards, Ubirata Coehlo, Ken Tang, Ellen Lenzi, Sue Mellers, Olivia Nolan, Leslie Nielsen, Gary Kelson, Deirdre McAuliffe-Bauer, Brenda Farrell, Sheila Humphries, Ruth Gjerde. Fred, you are a genius in the lab. Brian, I don't know what I would have done without you. Thanks everyone for making things run so smoothly.

Thanks to my family: Rachel, Joe, Lilac, Thom, Dahlia, Sean, Michele, Henry and Jensen. Thanks for your love and support not just over these past few years but for the past few decades. Mom, thanks for your unconditional love and support through every decision, good and bad. Lilac, thanks always for your sage advice, and for telling me that grad school is a series of one humiliating experience after another. You were right. Dad, you instilled in me the love of science and I wish you were here to see what I did with it. I dedicate this thesis to you.

For the first project of my Ph.D. I was assigned to work with Simone Gambini. In my unbiased opinion, Simone, you are one of the best and most creative engineers I have ever worked with, and your ideas were key to the work in this thesis and your name belongs amongst the advising professors. Thank you not just for working with me but for reminding me why I am doing this when I would lose sight of the big picture. This Ph.D. would not have been possible without you in more ways than one. I got a lot of things out of grad school, and you are by far the best of those things.

## **CHAPTER 1: INTRODUCTION**

#### **1.1 The Need for Neural Recording**

The question of how electrical activity in a group of neurons ultimately results in perception, consciousness, and personality has intrigued the neuroscience community since the discovery of bioelectricity by Galvani in the 18<sup>th</sup> century. In spite of this effort, many fundamental questions remain unanswered, and we still lack a cohesive theoretical framework in which clinically observable high-level processes can be interpreted mechanistically in terms of underlying neural activity. Developing a comprehensive theory of the brain remains one of the last great frontiers of human discovery; a base of knowledge that would not only enable new diagnostic and treatment tools for a variety of neurological and psychiatric diseases but also hold the potential to redefine our view of the human condition.

In the last ten years, this question has attracted unprecedented attention from both private philanthropists (e.g. Paul Allen donating \$500M to the Allen Institute for Brain Science) and governments (e.g. the EU spends \$1.3B on developing a computer simulation of the brain), which culminated in the announcement of the multi-billion dollar Brain Research through Advancing Innovative Neurotechnologies (BRAIN) initiative by the Obama Administration in February 2013. The goal of this project is to develop a map of the brain at all levels in order to gain an understanding of the function of every neuron in the brain as well as the high-level organization in the brain. The 2013 Kavli Futures Symposium on the subject reports, "We anticipate that the advent of technology that allows a million neurons to be accessed simultaneously and continuously will produce not just a qualitative shift in the types of questions that can be asked and answered." This view is consistent with the observation that many great advances in science follow on the heels of advances in experimental techniques and instrumentation, a trend that is pronounced in the history of neuroscience: the Golgi stain and electron microscopy showed us neuronal

structure, microstimulation and optogenetics allowed us to write information to neural circuits, and recently, electrocorticography has started to uncover how self-organization and long-range communication may be emerging on the cerebral cortex. The development of new and less invasive neural recording technologies is cornerstone to achieving this vision.

In addition to its impact on fundamental neuroscientific research, clinically viable and minimally invasive neural interfaces stand to revolutionize disease care for patients of neurological conditions. Advancing our ability to interface technology with biological environments will enable patients to be monitored and receive treatment at home, and in the long term, have electronic devices chronically implanted. For example, recent research in Brain-Machine Interfaces (BMI) has shown success in using electronic signals from the motor cortex of the brain to control artificial limbs, providing hope for patients with spinal cord injuries [LEB] [GAN] [HOC2]. Currently, neural interfaces are large, wired and require open-skull operation, leaving the patient at risk of infection and unable to move. Future, less invasive interfaces with increased numbers of electrodes, signal processing and wireless capability will enable prosthetics, disease control and completely new user-computer interfaces. In this section, emerging applications including two applications with a current need for a clinically viable neural interface are studied: motor prosthetics and epilepsy localization.

## **1.1.1** *Motor Prosthetics*

Hitzig and Fritsch first discovered the motor cortex in 1870 [FRI], although the bestknown experimental mapping of the motor cortex dates back to Penfield's experiments in 1937 [PEN] using electrical stimulation to activate muscle groups in patients undergoing surgery for epilepsy. It wasn't until the 1980s, over 100 years since the discovery of the motor cortex, that population coding [GEO] was proposed and thus the beginnings of decoding neural signals in the motor cortex into their corresponding motor function.

In 1998 the first human was implanted with a brain-machine interface (BMI) of high enough quality to simulate movement and demonstrated 2-dimensional control of a mouse cursor [KEN]. Since then, there has been an explosion of demonstrations of motor prosthetic control of computer cursors and robotic arms by both primates and humans. In the last year, the same group demonstrated 4-degree of freedom robotic arm control in a tetraplegic patient [HOC2]. These demonstrations mark a significant step in bringing BMIs from the research arena to viable medical devices. However, a number of technological hurdles must still be overcome to make this a reality.



Figure 1-1: Brain-Machine Interface Model, modified from [NIC]

A simplified diagram of a BMI system is exemplified in Figure 1-1. A full BMI system involves a recording device to take signals directly from the motor cortex. This recording device could be an intracortical implant, an extracortical implant, or even external to the body. The signals are then relayed to a computing element, which decodes the signals and uses an algorithm [LI] to trace a trajectory in 3-D space, which is then used to control a prosthetic such as a robotic arm. Location and sensory feedback can be done either through existing intact sensory systems such as vision or through cortical microstimulation [VEN2] enabled by true bidirectional communication with the brain.

While there have been BMIs built using Electroencepahlography (EEG) which is external to the body and therefore non-invasive, the signal resolution is poor and insufficient for most motor tasks. The invasive nature of the electrical contact with the brain is a major hurdle in building BMIs for long-term use in humans. Large, penetrating implants cause cortical scarring, gliosis, and degrade the neural signal on the timescale of months [TUR]. The goal of the BMI implant is to be so minimally invasive that it can be implanted in healthy humans and to make the implant so robust that it can last for decades. This vision is exemplified in Figure 1-2.



Figure 1-2: Future vision of Brain-Machine Interfaces, from [LEB]

## 1.1.2 Epilepsy

Epilepsy is the most common neurological disease, affecting 65 million people worldwide. One third of patients are unresponsive to any medication and are diagnosed with intractable epilepsy. People with epilepsy experience higher rates of mortality from sudden death, and also live in constant fear of injuring themselves (e.g. falling and drowning), cannot drive, and are excluded from many occupations. In the United States alone, the number of hospitalizations for refractory epilepsy has more than doubled in the past 20 years, representing a major growing medical burden of disease [ENG].

Currently, surgery is the only effective treatment option for intractable epilepsy. While surgical resection has shown promising and even curative results, the outcome is limited due to difficulties in identifying the seizure onset zone. Thus, making precise localization essential. Additionally, the pre-resection diagnostics work-up is an invasive neurosurgical procedure where wires are tunneled out through the skin for weeks, posing significant

infection risks. Such risks cause many to avoid treatment altogether, and therefore many patients are living with uncontrolled seizures when there are potentially curative therapeutic options available. Up to 300,000 patients with intractable epilepsy in United States are potential candidates for epilepsy surgery.



Figure 1-3: Photo from a human craniotomy showing the state-of-the-art use of Electrocorticography for seizure focus localization

Electrocortical (ECoG) grids such as the one shown in Figure 1-3 are used in the clinic to localize the seizure focus for resection. These grids spatially under-sample the brain and are severely limited in the total number of recording channels because they are made by hand. The readout requires wired connectivity and consists of large external amplifiers connected to a computer. Consequently, such devices can only be implanted for a period of less than 30 days to limit the risk of infection.

## 1.1.3 Emerging applications for neural recording

In addition to motor-prosthetics, researchers are exploring other cortical regions for a variety of clinical applications.

Neural recording in disease therapies, which are based on stimulation, are increasing in popularity. The deep brain stimulator (DBS) for example, initially used to treat Parkinson's disease, is now in use also in patients with essential tremor as well as dystonia, and acts as a "pacemaker" for the brain, keeping uncontrolled oscillations of neural activity in check. DBS has also shown efficacy in treating chronic pain, major depression and Tourette syndrome. Recently, the neuromodulation group at Medtronic has published a research prototype for a bidirectional neural interface, which *monitors* brain activity with neural recording circuitry and provide disease therapy only when needed [AVE]. In this work, spectral content is used to determine when a tremor was occurring in the patient and delivered therapy only during those times. This approach improves power efficiency as well as device longevity and minimizes neural damage.

Having the ability to record and process data locally can enable disease therapies which rely on short time scales such as tremor-triggered deep brain stimulation, but can extend to other applications such as inducing activity dependent plasticity. In a 2006 study [JAC] it was proposed that connections severed by lesions or stroke can be strengthened with the use of a neural implant. This study utilized an electronic system to invoke the basic neuroscientific principle of Hebbian plasticity in the brain and demonstrated a potential need for implantable microsystem which has the capability of recording and stimulating. A recent article by the same group [PAI] demonstrated a similar principle, but for brain-to-brain communication by recording from one rat and stimulating in another.

Pasley et al. at the University of California at Berkeley published a study in 2012 [PAS] that showed for the first time he ability to reconstruct speech from the human auditory cortex. The study showed that ECoG readout of the auditory cortex allowed direct identification of individual words through speech spectrogram reconstruction. Showing the capability to identify words directly from brain signals is a key enabler to building a speech prosthetic for patients with certain types of aphasia, a condition that impairs or inhibits speech. Aphasia is most often a result of stroke but can be caused by cancer, traumatic brain injury or neurodegenerative disease.

While each of the above examples is still in the early stages of research, they demonstrate an emerging need for robust and viable neural recording technology and indicate an explosion of the neuroengineering field in the decades to come.

## **1.2** Clinical viability

In order to realize the vision of fully autonomous, highly integrated neural interface systems it is important to understand the limitations of today's devices coupled with the demands of tomorrow. Devices should not only be effective, but should also meet clinical constraints such as ease of implantation, longevity and ease of patient use. Table 1-1 shows the tradeoffs in neural recording modalities, particularly highlighting issues that affect clinical viability and information content relevant to the design of neural prosthetics.

| EEG              |                | COG (LFP) F                          | P) Penetrating (LFP+AP)      |                              |
|------------------|----------------|--------------------------------------|------------------------------|------------------------------|
|                  |                |                                      |                              |                              |
|                  | EEG            | ECoG                                 | LFP                          | AP                           |
| Bandwidth        | 0.5-50Hz       | 0.5-500Hz                            | 0.5-500Hz                    | 250-10kHz                    |
| Amplitude        | 1-10µV         | 1-100µV                              | 10µ -1mV                     | 10µ -1mV                     |
| Spacing          | 3cm            | 0.2-10mm                             | 0.1-1mm                      | 0.1-1mm                      |
| Invasive         | No             | Craniotomy,<br>no neural damage      | Craniotomy,<br>neural damage | Craniotomy,<br>neural damage |
| Area<br>Coverage | Whole<br>Brain | $\sim$ cm <sup>2</sup> , whole brain | $\sim \mathrm{mm}^2$         | $\sim \mathrm{mm}^2$         |
| Stability        | Decades        | Decades                              | Years                        | Months                       |

#### Table 1-1: Neural signal comparison

Until recently, the neuroscience community has largely focused on action potential (AP) recording as the recording modality of choice for neural prosthetics. Today AP recording remains the highest resolution recording modality but comes at the price of tissue scarring in the brain resulting in signal degradation over the course of several months [TUR]. As such, it is worth exploring techniques to reduce cortical scarring and improve longevity.

Shrinking the size of the implant [SEY] and giving it free-floating, wireless capability [BEI] have both been proposed as potential solutions. In order to enable micron-scale, free-floating wireless sensor nodes, a drastic reduction in implant size and power are required.

While the least invasive solution, electroencephalography (EEG), does not provide sufficient resolution for most BMI applications; less invasive recording techniques, such as ECoG, are gaining popularity in a variety of applications because of their superior longevity. Electrocorticography (ECoG), an electrophysiological technique where electrical potentials are recorded from the surface of the cerebral cortex, has excellent prospects to become the technology of choice for clinically relevant BMI [SCH] since the implant does not pierce the cortex and has much longer signal stability than AP recording, but provides a higher resolution signal than EEG. Using high-density, polymer-based grids [LED] can lead to high-resolution recording at the surface of the cortex and approach the signal quality found in the more invasive LFP recording.

#### **1.3 Neural Signals**

#### **1.3.1** Intracortical signals



Figure 1-4 Representative neural signal at the electrode/circuit interface.

The key challenge in the design of a neural signal acquisition chain is in separating the  $\mu V$  level desired signal from large offsets and low-frequency disturbances. In neural recording, a DC offset as large as 50mV is associated with the electrodes. Superimposed on the offset, the information-bearing signal is composed of two components. The first is a

slowly varying (<300Hz) Local Field Potential (LFP), representing a spatial average of neural activity in the neighborhood of the electrode. The second component is the higher frequency (300-10kHz) Action Potential or "Spike" events, associated with the firing of individual neurons in the immediate proximity of the electrode as shown in Figure 1-4.

An action potential (AP) is a burst of electrical potential caused by ionic movement across a cell membrane and plays a key roll in cell-to-cell and cell-to-muscle communication [KAN]. The AP is caused by influx and efflux of sodium (Na+) and potassium (K+) ions across the cell membrane and serves a multitude of functions from signal propagation to information encoded in their firing frequency and pattern. In a neuron, APs are triggered when excitatory pre-synaptic potentials (EPSP) pass a threshold triggering Na+ ion channels to open. During this time the membrane potential typically goes through a 100mV-150mV potential change. In extracellular recordings the potential change observed is variable and often on the order of 100s of microvolts. This is because the ions diffuse through the extracellular medium causing rapid drop-off of observable potential. Thus the amplitude of a recorded AP is a result of both the type of cell and the distance of the electrode to that cell. The high-frequency "noise" that appears superimposed on the LFP and between the large spikes is simply the spiking of the thousands of neurons that are far from the electrode and thus have small amplitude. The fact that they are caused by APs makes them difficult to filter since they have similar frequency content and waveform shape to the signal of interest.

The complete neural signal observed is a result of the cumulative electrical signals in a "listening sphere" of the electrode, including action potentials and synaptic potentials, of all local neurons. The local averaging of these signals appears as the LFP, which contains information about the population of neurons in the sphere of the electrode. The LFP relates well to sub-threshold integrative processes in dendrites and may reflect the synaptic activity. It has also been shown to encode movement and movement intention in the motor cortex [SCH1] [HEL]. Information in the LFP is processed differently from the information in the AP where waveform shape and timing are important. The LFP is observed in time-frequency space where it is normalized to a baseline activity to account for its 1/f<sup>n</sup> power spectrum [VEN]. These decoding methods were developed primarily for EEG and ECoG signals and are discussed in the next section.

## **1.3.2** Electrocorticographic signals

Richard Caton first published observations of electrical phenomena of the exposed cerebral hemispheres of monkeys and rabbits in 1875 [CAT]. German physiologist Hans Berger recorded the first human EEG in 1924 [BER] and invented the

electroencephalogram, expanding on the work previously conducted on animals. In 1934 EEG was first used to observe electrical patterns of seizures. Since then EEG has been widely used to detect and monitor synchronous neuronal behavior that is observable at low frequency such as sleep patterns, levels of consciousness and seizures.

Electrocorticography, also known as intraoperative EEG (iEEG) was pioneered in the early 1950s by Penfield and Jasper [PEN2] and developed as a tool to identify epileptogenic zones for surgical resection. They further used the technique to map the critical functional brain areas. As discussed in Section 1.1.2, it is largely used to this day for the same purpose it was invented for. Recently, ECoG has seen a surge in popularity as a tool for neuroscience researchers to perform experiments in a clinical setting.

What separates ECoG from EEG is the proximity to the neuronal signal source. ECoG signals are 1-2 orders of magnitude higher signal power, contain broader spectral content, and provide higher spatial resolution. These advantages come from three main sources:

- 1. Signals are not as heavily filtered through approximately 1.5 centimeters of additional skull and tissue.
- 2. Geometrical constraints only allow for EEG electrodes to be spaced 1-2cm apart, while ECoG electrodes can be spaced much closer together enabling a higher spatial resolution. Spatial resolutions down to 100s of microns have been reported [LED] [VIV]. As electrodes become more closely spaced they begin to overlap cortical columns and can thus produce highly redundant information, therefore finding an optimal electrode pitch remains an active area of research [SLU].
- 3. Electrode surface area scales down with electrode pitch resulting in a higher signal bandwidth. Since a large electrode will effectively average the signal from sources underneath it, a smaller electrode will average a smaller area of the cortex. This means that less synchrony is required in order to produce a signal in a particular spectral band and high-frequency signals, which tend to be incoherent, are averaged to a lesser degree.

Until the last decade, the spectral content of EEG and ECoG was limited to 60Hz. This is largely because researchers low-pass filtered the signals at 60Hz to eliminate line noise and since the EEG spectrum is negligible at higher frequencies. It was only in the last decade that researchers began to explore the high gamma band above 60Hz in ECoG [CRO] [EDW]. The ECoG spectrum is divided into frequency bands whose modulation of power has been correlated to various brain states as show in Figure 1-5 and Table 1-2.

A representative plot of an ECoG signal is shown in Figure 1-6. Unless specific oscillations are present, the time-domain waveform is not discernable from electronic 1/f noise; therefore ECoG is commonly analyzed in the frequency domain. ECoG signals are

similar to LFP that is recorded from the top layers of the cortex and averaged over a broader area. Like the LFP, ECoG signals have a  $1/f^n$  spectrum where 1 < n < 2. Increases and decreases of spectral bandpower are analyzed as deviations from a baseline of neural activity. In order to observe spectral changes over time, time-frequency spectrograms and wavelet transforms are commonly used.

| δ      | Anesthesia, sleep       |
|--------|-------------------------|
| θ      | Arousal, drowsiness     |
| α      | Relaxation, eye closing |
| β      | Waking consciousness    |
| Low y  | Alertness, perception   |
| High γ | Sensorimotor function   |

Table 1-2: Table of brain waves and associated functions



Figure 1-5. Frequency bands of extracortical neural signals



Figure 1-6: Representative ECoG time-domain (L) and frequency domain (R) signal.

δ

θ

α

11

## 1.4 Implantable System



*Figure 1-7: Block diagram of an integrated circuit for an implantable neural recording system. The inset at the bottom of figure shows examples of commonly used electrodes.* 

Figure 1-7 shows the components required for any generic fully implantable wireless neural recording system. Battery-less operation requires wireless power coupling, while wireless data transmission eliminates wires, allowing the surgeon to close the surgical site, thus restoring mobility and lessening the risk of infection. A mixed-signal front-end is required to digitize the signals from each electrode. To record from multiple sites simultaneously, one front-end is required per active electrode, thus the implanted chip may have hundreds of arrayed data acquisition channels, which dominate the chip area and power in current implementations [AZI] [HAR]. Future electrode arrays with greater number and density of recording sites will only increase the power and area constraints placed on these front-ends.

The key to transitioning these interfaces to be safely used in humans is three-fold:

- 1. Shrink the size of the implant to minimize cortical scarring, immune response, and gliosis in addition to simplifying surgical implantation.
- 2. Add wireless capability so that the surgical site can be closed, drastically reducing the risk of infection and restoring mobility and autonomy to the patient.
- 3. Design the implant electronics for low-power operation in order to stay within IEEE safety guidelines [IEE] for human body RF exposure.

## 1.4.1 Electrodes

Several types of electrodes are used currently in research systems. For action-potential recording, platinum-Iridium (Pt-Ir) microwire arrays [PAL] [NIC2] and micro-fabricated silicon arrays [CAM] with a single recording site per electrode are common today and widely used by neuroscientists. Michigan style probes [OLS] [BLA], featuring multiple recording sites along the depth of a microfabricated electrode are also relatively widespread and are used when depth, high-density, or three-dimensional recordings are required. Current state-of-the art electrode systems have a typical pitch of 400 $\mu$ m and a typical impedance of 100k  $\Omega$  at 1kHz, necessitating small and high-impedance interfaces. Recent implementations of electrodes with multiple electrodes on a single shaft have pitches down to tens of microns [SEI] [LOP], necessitating highly miniaturized neural circuitry.

Electrodes at the surface of the brain average the electric fields in the fluid over their contact area. As a result larger electrodes are used in non-penetrating recording such as ECoG, where lower frequency fields are of interest. For a typical ECoG grid, 1mm diameter circular metal electrodes with a 5mm pitch are used, resulting in a typical impedance of  $10k\Omega$  at 1kHz. Microfabricated ECoG grids have been recently proposed [LED] [VIV] [RUB], offering a tradeoff between smaller electrode size and pitch (down to 200µm and 500µm) with increased impedance and higher signal spectral content.

Finally, it is important to remember that all electrode systems are inherently non-linear because of the possibility for ionic transport of the electrode material into the solution. While AC currents, such as stimulation currents, are often high amplitude, to prevent long-term electrochemical effects, DC currents through the electrodes should be kept below 50nA.

## 1.4.2 Powering and communicating with neural implants

Battery-assisted wireless systems require perilous and expensive surgeries for replacing the discharged batteries. In [RAB] power densities of various sources were compared and concluded that electromagnetic power transfer can provide 2-3 orders of magnitude higher power to an implant. Thus, achieving fully wireless and battery-free operation is presently a major focus in the research on BMI hardware. State of the art work on implantable antennas for BMIs has been focused on antenna miniaturization [ODR] [MAR1] in order to minimize tissue scarring and immune response to the implant. However, this extreme miniaturization has been at the expense of link power efficiency, which drops sharply as the implant size is reduced below a few millimeters [RAB].

For a 2mm by 2mm implant size (corresponding to approximately to a 25-electrode array), and a transmitter meeting both FCC and IEEE regulations, the available power is the order of 140 $\mu$ W [ODR2] or approximately 5.8 $\mu$ W/electrode. Allocating 10% of this power budget to the radio, and noting that a typical AP front-end produces 160kBps/channel, the radio energy efficiency and aggregate data rate should be approximately 3.6pJ/bit and 4Mbps, both of which can be achieved through backscattering [SARP]. Assuming there is little explicit digital signal processing, this leaves 5.2 $\mu$ W for acquisition, making the baseband design challenging.

Since the number of channels scales linearly with the implant area, but the available power has a super-linear dependence, larger arrays have larger power budgets available to each channel. In this case, the challenge becomes achieving the increasing data-rate (i.e. 16Mbps for 100 channels). Conversely, trying to make highly miniaturized implants that are 1mm x 1mm [MAR1] or smaller can put extreme demands on the system power dissipation, requiring all circuits to consume less than  $5\mu$ W.

Data communication throughput also scales linearly with the number of sensor sites and therefore scales with implant area unless there is compression done locally on the implant integrated circuit. To understand the datarates required, let us take two extreme scenarios. A small ECoG grid that has four sensor sites that are each digitized with 10 bits of resolution at 500Hz would require 20kbps. On the other hand, a 256-channel intracortical neural interface for AP sensing digitized at 10 bits and 20kbps would require 51Mbps. For most existing implantable neural recording systems [CHAE] [LEE] [SOD] [HAR] [BEI] the data-rates required range from 20kbps - 25Mbps.

Three primary categories of transmitter architectures have been proposed for implantable medical systems: narrowband systems at the 400MHz medical implant communications service (MICS) band, ultra-wideband (UWB) technologies, or passive backscattering transmitters such as those used in radio frequency identification (RFID) tags. Early work

on neural implants proposed frequency shift keying (FSK) transmitters [HAR] [RAI] with power consumptions on the order of mW, making them an unattractive choice for highly scale, power-constrained implants. UWB transmitters have been explored in the context of neural implants [CHAE] and extensively explored for ultra-low-power wireless sensor networks [GAM] [MERC]. UWB has been demonstrated to be power efficient, trading off a simpler transmit architecture for a more complex receiver architecture. UWB radios typically dissipate power on the order of 10s to 100s of microwatts for short-range communication data rates of tens of Mbps but are best suited for systems that are locally or battery powered rather than remotely powered since they require up-conversion.

For remotely powered systems, backscattering is the most power efficient strategy since it does not require carrier generation, power amplification, or an on-chip frequency reference [BEI]. While the carrier is downconverted to DC to provide power to the implant, reflecting the incident signal back to the external transmitter mitigates the added step of upconverting the energy to generate a high-frequency carrier. There are several major drawback to this technique: it suffers from two-way propagation loss necessitating high power from the transmitter, the reflected signal is at the same frequency as the incident signal resulting in high carrier leakage, and finally it is difficult to realize at datarates in the range of Mbps and above, therefore scaling to higher data-rates remains an active area of research.

## **1.5 Neural Amplifiers and Front-Ends**

Many of the same basic challenges exist for all neural front-ends whether they are intracortical or extracortical. In particular, implantable electronics suffer the consequences of both an extremely space-constrained and an extremely powerconstrained environment. The following list of characteristics contains the goals of all neural signal acquisition front-ends:

- Low-power dissipation: this constraint is required for all power sources such as battery, wireless power coupling or energy scavenging.
- Low input-referred noise: all neural signals are extremely small, on the scale of  $\mu V$  and therefore require low-noise electronics. The noise requirements become more and more difficult to meet as the sensor gets farther away from the neuron.
- Offset rejection: all recording electrodes suffer from mismatch that leads to DC voltage offsets at their terminals, which must be rejected.
- High CMRR and PSRR: large interfering signals such as 60Hz ambient noise or artifacts from stimulation may appear on the power supply or input electrodes.

The above constraints will be discussed in the following subsections together with additional considerations which are specific to the recording modality.



#### **1.5.1** Action Potential Front-Ends

*Figure 1-8: (a) State-of-the-art multi-channel signal acquisition chain and (b) neural amplifier and band-pass filter.* 

Both LFPs and Spikes are relevant in prosthetics and neuroscience [AVE] [AZI] [HAR] [WAT]; it is therefore optimal to digitize both signals simultaneously. The relative magnitude of these signals depends on the location of the recording electrode and its proximity to the neurons. In a worst-case condition, spikes with amplitudes of the order of 10s of  $\mu$ V can appear simultaneously with LFPs with amplitudes of 1mV. Assuming a minimum signal to thermal noise ratio requirement of 10dB for Spike digitization, an input referred noise on the order of 5 $\mu$ Vrms is required. The total dynamic range required by the acquisition chain is approximately 50dB after offset removal, and >80dB including the offset. Therefore if all signals were digitized together using a single ADC, resolution in excess of 14 bits would be required. Even for a 0.1pJ/step figure of merit, this ADC

would consume over  $30\mu$ W when sampling that data at 20kHz. Therefore, signal conditioning prior to A-to-D conversion is necessary in order to obtain a compact and power-efficient solution.

State-of-the-art neural signal acquisition systems [AVE] [AZI] [HAR] [WAT] typically employ an acquisition chain such as the one shown in Figure 1-8 (a), consisting of a low-noise amplifier (LNA), a band-pass filter to filter either the spike or LFP bands, an analog sample-and-hold, and a multiplexer which serializes multiple channels into a single high sample rate ADC. These designs have relied heavily on analog techniques to implement the LNA and band-pass filter by using AC-coupled instrumentation amplifiers with capacitive feedback followed by analog filtering (Figure 1-8 (b)).

Most implementations use a capacitive feedback topology to simultaneously reject the offset and obtain stable gain for the signal. The design is driven by the need to acquire both local-field potentials and action potentials, requiring a high-pass cutoff of the order of 10Hz.

The values of capacitance required by  $C_{IN}$  and  $C_F$  are determined by the time constants required for offset and LFP separation as well by the maximum resistor values that can be implemented. For typical values of a 10Hz high-pass pole,  $R_{DC} = 100G \Omega$  and  $C_{IN}/C_F =$ 100, we find  $C_F = 0.15pF$  and  $C_{IN} = 15pF$ . In a standard process, even if linear capacitors with density of 2fF/µm<sup>2</sup> were available, the area occupied by  $C_{IN}$  alone would be 0.015mm<sup>2</sup>. A literature survey [JOC] confirms that it is difficult to scale the area of a complete neural acquisition chain utilizing AC coupling below 0.04mm<sup>2</sup>. From a system standpoint, since current AP electrodes have a 400um pitch, a total acquisition chain area below 0.16mm<sup>2</sup> is acceptable. While the figures above seem well in range, obtaining 100G resistors in a repeatable manner is challenging, and the high-pass pole location could vary by as much as 10x for typical implementations. As a result, smaller recording amplifiers with stable high-pass poles still require development.

At the core of the closed-loop amplifier topology is a low-noise, high-gain operational transconductance amplifier (OTA). High gain is employed in the OTA leading to traditional topology choices, which include but are not limited to: folded cascode [WAT] [HAR], telescopic cascode [AZI] [SHA], current mirror [GOS], common source [HOL] and two-stage [CHAE2]. Some of the tradeoffs of these amplifier topologies are discussed in the following paragraphs.

Well-known analog design considerations apply to this problem: simultaneously obtaining low noise and low power consumption requires maximizing the transconductance of the input differential pair, while minimizing the number of noise

contributing devices by topology choice and their transconductance by biasing. As the signals swings are <100mV in this context, aggressive supply reduction can be utilized at no costs in current consumption [WAT]. As expected, using a single common-source stage is noise efficient since it has the fewest number of devices, but is not a practical topology since it has extremely poor power supply rejection. Similarly, telescopic amplifiers perform better than folded and current-mirror amplifiers.

Current reuse input stages [CHAE2] also double the transconductance and hence reduce noise. The recently proposed orthogonal current reuse [JOH] also reduces the total inputreferred noise while consuming the same current as a traditional differential pair and can provide even larger benefits than current reuse. From a system perspective, the reported amplifier power and performance is finally catching up to the requirements of wireless powering. However, increasing the recording density further increases the demands on area and power efficiency, leaving this an active area of research.

Filtering and digitization have received less attention from the research community than low noise amplifiers and have less impact on system performance, but they still contribute significantly to area occupation and system complexity. State of the art employs Gm-C [HAR] or switched capacitor filtering [WAL] to separate action potentials and LFP signals in the analog domain, so that area occupation is again dictated by capacitance density. Successive Approximation Register (SAR) Analog-to-Digital Converters (ADCs) are used for digitization and often the ADC is shared amongst multiple recording sites, necessitating in-channel sample and hold amplifiers to ensure simultaneous acquisition. In [WAL] for example the in-pixel ADC occupies approximately 40% of the pixel area of 0.26mm<sup>2</sup>.

## **1.5.2** ECoG and EEG Front-Ends

As discussed in Section 1.2, penetrating electrodes have a limited lifetime due to scarring, and future long-term neural interfaces are likely to employ ECoG or micro-ECoG recordings [SCH]. While much of the same considerations discussed in the previous sub-chapter apply to these implant systems as well, some major differences exist:

- 1. ECoG grids, even in their miniaturized incarnations, are larger than microelectrode arrays. This implies a larger antenna can be used, so that more power is available at the implant side.
- 2. ECoG signals have a maximum frequency content of 500Hz. As a result the wireless transmission data-rate per channel is reduced to approximately 12kbps per channel.
3. ECoG signals are measured further from the neurons and can be smaller than AP signals, so that a lower noise floor of approximately  $1\mu V$  is required. In addition, while 1/f noise can be mitigated through sizing in AP recordings, the low bandwidth of ECoG signals demands 1/f noise mitigation techniques to be used in the front-end. This is particularly difficult as it must be achieved while maintaining a high input impedance and low-offset.

The most common and simple 1/f noise reduction technique is to employ chopper stabilization. This technique up-modulates the signal by multiplying it with a square wave with an amplitude pattern of +1, -1, allowing the signal to be amplified at a higher frequency mitigating low-frequency interferers such as 1/f noise and amplifier offset. The signal must then be down-modulated and filtered in order to recover the original signal.

The consequences of consideration 3 above are illuminated by analyzing the tradeoff between noise and amplifier input impedance when chopper stabilization is employed. The noise power spectral density of a chopper amplifier is derived in [ENZ]. An approximation is given by

$$S_N \approx S_{no} \left( 1 + \frac{17f_k}{2\pi^2 f_{chop}} \right) \tag{1-1}$$

where  $S_{n0}$  is the thermal noise power spectral density,  $f_k$  is the 1/f noise corner frequency and  $f_{chop}$  is the chopper stabilization clock frequency. From this approximation alone, maximizing  $f_{chop}$  seems optimal to minimize noise. In reality, a high  $f_{chop}$  will lead to low input impedance, therefore an optimal value, which balances these two constraints, must be found. A good tradeoff can be found by selecting chopper frequency is where  $f_{chop}$  is at least  $2f_k$  making the second term of Equation 1-1 contribute only 20% or less to the total voltage noise.

Consider the state-of-the-art design pictured in Figure 1-9. Using a simplified model of the input chopper switches, the input capacitance of the amplifier at each positive and negative input is approximately  $C_i$  since the summing nodes of the amplifier can be approximated as virtual grounds. When switched at  $f_{chop}$ , the differential input impedance of the amplifier can be shown to be

$$Z_{in} = \frac{1}{2f_{chop}C_i}.$$
(1-2)

Since a high  $f_{chop}$  will degrade the input impedance it is important to consider both simultaneously. In [DEN] the value for C<sub>i</sub> is 15pF while in [FAN] the value of C<sub>i</sub> is 12pF. Chopping at moderate frequencies between 5-20kHz yields input impedances that range 2M $\Omega$ -6M $\Omega$ . While these impedances are high enough to pass the ECoG signal for most standard electrodes, micro-electrodes can reach impedances in the M $\Omega$ s, therefore higher input impedance is desirable.



*Figure 1-9: State-of-the-art high-precision neural amplifier architecture, from [DEN]* 

Since there is a large offset associated with the electrode interface the offset is upmodulated together with the signal and is therefore not blocked by the input capacitors. Without explicit offset cancellation the amplifier will saturate, mandating a feedback loop dedicated to cancelling the offset in the up-modulated domain. State-of-the-art utilizes a switched-capacitor integrator in the feedback path to track the DC signal and is then chopped to provide cancellation in the upmodulated domain. These high-precision, sensor interfacing instrumentation amplifiers suffer from the integration of large passive components at an even greater extent than their action-potential counterparts. The necessity of this filter can lead to areas that are an order of magnitude larger than action potential amplifiers.

An alternative solution has been proposed [VER] where chopper switches are implemented at the summing junction of the amplifier after input AC-coupling capacitors. In this implementation the chopper switches create a switched capacitor resistance with the parasitic capacitance on the summing node of the amplifier. In the case of [VER] this resistance is  $1G\Omega$ . The caveat is that this resistance creates a high-pass filter pole together with the input capacitors; therefore in order to keep the pole below 1Hz, an input capacitance of at least 100pF is required making the implementation impractical. In [VER], 1nF off-chip capacitors were used to provide a pole at 0.1Hz.

To date the largest array of ECoG or EEG front-ends on a single die is 8 [YAZ], and occupies a staggering 3.6mm<sup>2</sup> of die area for the amplifiers alone. Considering this bottleneck, designing highly scaled, miniaturized platforms is critical to enabling the

integration of hundreds of front-ends in a practical silicon area and lead to devices that can be used in humans without cortical scarring.

# 1.6 Scope of this Thesis

This introduction discussed the need for minimally invasive, wireless, implantable neural recording devices. An overview of current state-of-the-art devices and their requirements was also given. The majority of this thesis is focused on one key element to shrinking the footprint and power consumption of the implant: the neural signal acquisition front-end. The remainder of this thesis is organized as follows. In chapter 2 a neural signal acquisition front-end for AP and LFP recording is described. A digitally intensive architecture is used to reduce the footprint by more than 3x, the supply voltage more than 2x, and maintain or improve power efficiency when compared to state-of-the-art designs. Measurement results including *in-vivo* measurements are given. Chapter 3 describes a neural signal acquisition front-end for ECoG which builds on the principles described in Chapter 2 and transitions them to lower frequency and higher precision. The ECoG frontend achieves an order of magnitude improvement in area occupation and over 3x improvement in power efficiency over state-of-the-art designs. The advantages of the small power-efficient front-end culminate in a 64-channel fully integrated implantable wireless ECoG platform that is described in chapter 4. The components of the system are described together with measurements of the 64-channel front-end array and in-vivo measurements in a rat. Finally, conclusions and future directions are discussed in Chapter 5.

# CHAPTER 2: ACTION POTENTIAL SIGNAL ACQUISITION

In order to address the challenges of low-power low-area neural recording, this chapter describes a complete neural signal acquisition channel in 65nm CMOS and operating at a 0.5V supply that obtains state-of-the-art performance in a silicon area over three times smaller than the smallest neural amplifier previously reported [AZI]. A compact solution is obtained by using a system architecture tailored to an advanced process that avoids on-chip passives and takes advantage of high-density logic and aggressive process voltage scaling to reduce power and area.

This area-efficient neural signal-acquisition system uses a digitally intensive architecture to reduce system area and enable operation from a 0.5V supply. The architecture replaces AC coupling capacitors and analog filters with a dual mixed-signal servo loop, which allows simultaneous digitization of the Action and Local Field Potentials. A noise-efficient DAC topology and a compact, boxcar sampling ADC are used to cancel input offset and prevent noise folding while enabling "per-pixel" digitization, alleviating system-level complexity. Implemented in a 65nm CMOS process, the prototype occupies  $0.013 \text{ mm}^2$  while consuming 5µW and achieving 4.9µVrms of input-referred noise in a 10kHz bandwidth.

## 2.1 Action Potential Front-End

#### 2.1.1 Front-end architecture selection

In order to scale the die area occupied by the signal acquisition chain below this mark and to enable simultaneous LFP and spike digitization, we employ the architecture shown in Figure 2-1 [MUL1] [MUL2]. The AC coupling capacitors are removed, and the offset is mitigated using a mixed-signal feedback loop. The forward path is composed of a

broadband instrumentation amplifier that is DC-coupled to the electrodes and an ADC, while the feedback path, comprised of a DAC and a digital low-pass filter H(z), realizes a servo-loop that suppresses the offset and the LFP. Feedback forces the output of the digital low-pass filter to reproduce the sum of the low-frequency components, reducing the dynamic range requirement of the instrumentation amplifier and ADC cascade. Therefore, the ADC outputs a digitized version of the "high frequency" spike band. In addition, the output of the digital filter provides a digitized version of the low-frequency components and becomes the LFP output. Both LFP and spike bands are thus digitized simultaneously using the same hardware. The large time constants necessary to effectively separate the two components are realized in a compact footprint by H(z) using digital gates.



Figure 2-1: Mixed-signal feedback architecture.

When realized in a 65nm process, the architecture in Figure 2-1 has several advantages over traditional solutions such as low area, programmability and "per-pixel" digitization, which replace the complicated routing of analog signals at the top level. The efficient realization of the architecture presents a few challenges that are discussed in detail in the following sub-sections.

#### 2.1.2 Electrode interface and safety

Since the integrated circuit makes direct contact with the electrodes it is important to make sure that safe current levels are maintained in both normal operation and when there is an electrostatic discharge (ESD) failure. At the same time, the on-chip common-mode voltage must be stabilized. A string of diode-connected sub-threshold MOSFETs is used to stabilize the DC common mode voltage in a method similar to [MOH] to  $4/5 V_{DD}$ 

or 400mV (Figure 2-2). The small signal DC resistance of the on-chip bias network is approximately  $1G\Omega$ . Constraints on accuracy and matching of the resistors are relaxed since the offset is cancelled and the refresh rate can be programmed to cancel drift in electrode offset and DC characteristics.



Figure 2-2: Microelectrode small signal model and IC interface

Ideally the circuit can interface with a variety of microelectrodes such as those shown in Figure 1-7. A simplified small-signal model of an electrode is shown in Figure 2-2. The DC resistance of the electrodes  $R_{LF}$  given by the equilibrium exchange current is very high; for example, a platinum microelectrode with an area of  $1000\mu m^2$  has >30G $\Omega$  of DC resistance [FRA].

*Figure 2-3* confirms that Utah-style microelectrodes with platinum tips have a resistance  $>30G\Omega$  in their linear range. In parallel to this resistor, a capacitor  $C_{DL}$  (formed by the electrical double layer at the metal-tissue interface) dominates the impedance in the signal band. A more accurate model for  $C_{DL}$  is a constant phase element whose capacitance changes with frequency and is on the order of 1-3nF at 1Hz. The chosen 1G $\Omega$  bias network impedance stabilizes the DC operating point while setting (together with  $C_{DL}$ ) a high-pass filter pole below the 1Hz signal bandwidth. As a result, thermal noise generated by the bias network in either the LFP or the spike band is shunted by  $C_{DL}$  and does not impact the system noise floor.



*Figure 2-3: Average and standard deviation I-V curves of "Utah-style" microelectrodes from a single array. The measurement is made differentially across two electrodes.* 

*Figure 2-3* shows measured I-V curves for the current between two electrodes of a Utahstyle polysilicon microelectrode array from Blackrock Microsystems measured in Phosphate Buffered Saline (PBS). In the event of an ESD failure, a worst-case voltage equal to the on-chip power supply voltage of 0.5V is applied across the electrodes and a worst-case current of approximately 200pA results, well within safe levels of operation [MERR]. In comparison, an IC with a V<sub>DD</sub> = 1V would suffer currents 10 times larger due to the non-linearity of the I-V relationship. Bubbles in the PBS/electrode interface are visually observed at approximately  $\Delta V \ge 3.8V_{DC}$ .

#### 2.1.3 Gain and offset correction range allocation

Open-circuit potential measurements of the electrodes show that offsets can be on the order of 100s of mV. Because of the large value of  $R_{LF}$ , even if there is an open-circuit potential of 1V, the offset seen at the chip input will be attenuated by the on-chip resistor to 30mV, and the DC current flowing through those electrodes will be 15pA, well below electrolysis-inducing current levels. In this implementation, an offset range of ±50mV was chosen, however this range could be extended as will be discussed in section IV. For typical values of offset (up to ±50mV) and assuming a maximum input-referred noise floor of 5 $\mu$ Vrms, the DAC in Figure 2-1 requires a resolution of 16 bits to suppress

quantization noise well below the thermal noise floor. To mitigate the DAC resolution requirements, the offset and LFP cancellation is split into a dual-loop architecture that uses a coarse-fine approach, as shown in Figure 2-4. First, a 7-bit DAC performs coarse offset cancellation, reducing the total offset processed by the acquisition chain from  $\pm$  50mV down to 1mV. The noise and common-mode rejection requirements of this DAC are critical and require the use of special circuit techniques described in the next section. The second, fine loop has a DAC resolution of 9 bits, which is necessary to suppress the residual offset as well as the LFP signals without degrading the SNDR in the spike band. The time scales of the coarse and the fine offset loops are separated: coarse offset cancellation is performed at slow rates (programmable between 0 and 1 Hz) using a binary search; while the fine loop is closed through a linear filter H(z) and has bandwidth comparable to the LFP.



Figure 2-4: Split dual-loop architecture: coarse loop cancels offset, while fine loop cancels LFP with residual offset.

### 2.1.4 Noise Folding

Since the forward path is broadband compared to the signal bandwidth, sampling its output without an anti-aliasing filter before digitization would lead to out-of-band noise aliasing, reducing power efficiency. For example, a 1MHz overall forward path bandwidth sampled at 20kS/s would incur a 50x noise folding penalty. To prevent this penalty, and to avoid the added area of having an explicit analog filter for anti-aliasing, we chose to use a boxcar sampling ADC [EZE] running at the 20kS/s Nyquist rate.

#### 2.2 Filter Design



Figure 2-5: Feedback block diagram representation of neural signal acquisition chain.

A high-pass transfer function ( $G_{SPK}$ ) is required in order to remove the LFP and residual offset from the spike output. The use of feedback introduces a tradeoff between the choice of loop filter and loop stability. With reference to the block-diagram in Figure 2-5, defining H(z) as the transfer function of the digital low-pass filter in the feedback path, the transfer function from the electrodes to the ADC output is

$$G_{SPK}(z) = \frac{V_{SPK}(z)}{V_{IN}(z)} = \frac{A_{PA}A_{IA}H_{ADC}(z)}{(1 + A_{IA}H_{ADC}(z)K_{DAC}(z)H(z))},$$
(2-1)

where  $A_{PA}$  is pre-amplification gain outside the feedback loop,  $A_{IA}$  is the instrumentation amplifier gain,  $K_{DAC}(z)$  is the DAC gain and  $H_{ADC}(z)$  is the transfer function of the ADC. Thus, the transfer function from the electrode to the low-pass filter output is simply

$$G_{LFP}(z) = \frac{V_{LFP}(z)}{V_{IN}(z)} = \frac{A_{PA}A_{IA}H_{ADC}(z)H(z)}{(1 + A_{IA}H_{ADC}(z)K_{DAC}(z)H(z))}.$$
(2-2)

H(z) can be designed by starting with a closed-loop prototype  $G_{SPK}(z)$ . Assuming known  $A_{IA}$ ,  $K_{DAC}(z)$ , and  $H_{ADC}(z)$  (which can be obtained through calibration), one obtains:

$$H(z) = \frac{A_{PA}A_{IA}H_{ADC}(z) - G_{SPK}(z)}{A_{IA}H_{ADC}(z)K_{DAC}(z)G_{SPK}(z)}$$
(2-3)

If we assume for the sake of illustration that  $K_{DAC}(z) = H_{ADC}(z) = A_{PA} = A_{IA} = 1$ , any invertible prototype  $G_{SPK}(z) = N_{SPK}(z)/D_{SPK}(z)$  can be realized by setting  $H(z) = (D_{SPK}(z)-N_{SPK}(z))/N_{SPK}(z)$ . In this case, if  $G_{SPK}(z) = z-1/(0.99z-1)$  (first order high-pass with 200Hz lower cutoff), we find H(z)=.01z/(z-1) and  $G_{LFP}(z)=-.010z/(z-1.01)$ . These transfer functions are shown in Figure 2-6.



Figure 2-6: Example transfer functions for G<sub>SPK</sub> and G<sub>LFP</sub>

In practice the ADC and DAC typically introduce additional delays. For the more general case of  $H_{ADC}(z) = z^{-N}$ ,  $K_{DAC}(z) = z^{-M}$  we find

$$H(z) = \frac{z^{N} D_{SPK}(z) - z^{M+N} N_{SPK}(z)}{N_{SPK}(z)}.$$
(2-4)

This H(z) is causal for all open loop prototypes whose deg( $D_{SPK}$ ) = deg( $N_{SPK}$ )+M where the M+N leading terms of  $N_{SPK}(z)$  and  $D_{SPK}(z)$  are equal. Furthermore, the roots of  $N_{SPK}(z)$  are still required to lie within the unit circle to ensure stability. If the loop is closed on-chip,  $K_{DAC}(z) = K_{ADC}(z) = z^{-1}$  can be achieved, and in this case it is relatively straightforward to find an H(z) that will result in the desired closed-loop transfer function.

For larger values of M and/or N it becomes increasingly difficult to find an open-loop prototype satisfying the above constraints. In this case, the feedback filter can be designed by guaranteeing that there is sufficient phase margin at the unity-gain frequency of the loop. If there is insufficient phase margin to design a second-order filter, a stable first order high-pass filter can be built using integrative feedback. The first-order closed-loop transfer function still provides dynamic range reduction in the spike path, and if additional filtering is needed, it can be provided outside the feedback loop in order to preserve stability.



*Figure 2-7: System behavioral simulation performed on pre-recorded signals from rat neocortex.* 

Behavioral simulations were performed of the mixed-signal closed-loop system, including digital filter. Appropriate quantization and gain levels were incorporated in the model. The results are shown in Figure 2-7. The simulation was performed on pre-recorded signals from a rat neocortex. With a pole placed at 500Hz, the results show clearly separated Action Potential (Spike) and LFP bands. The small spike that appear in the LFP are a result of a high pole frequency selection and a single-pole roll-off.

# 2.3 Circuit design

The neural implant environment is battery free, and as a result, the supply voltage for the implant becomes a design parameter that is chosen based on tradeoffs in the power-transfer, digital, and analog sections. Given the low clock speed and fine line process adopted, a low supply voltage is preferred for the digital section. For the power transfer section, reducing the required output  $V_{DD}$  reduces the number of rectification stages,

leading to overall lower area [ODR]. It is therefore highly desirable for the analog circuits to operate from a low supply as well.

Although designing low power, high dynamic-range circuits at low supply voltages is generally very challenging, these difficulties are mitigated in this context by two facts. First, since neural signals have a fixed low-amplitude input swing, amplifier swings can be reduced together with the supply. Because current consumption is determined by an absolute thermal noise specification, analog power consumption is reduced with decreased  $V_{DD}$ . Second, the proposed architecture employs global mixed-signal feedback to reduce the dynamic range of each individual gain stage, and enables the use of open-loop circuit techniques that scale more gracefully to a low-supply environment. Based on these considerations, we designed the acquisition chain to operate from a 0.5V supply. Despite the architectural optimizations, circuit-level techniques are still required to enable state-of-the-art performance and power consumption at low supply voltage. These techniques will be described in the remainder of this section.

#### 2.3.1 Low-noise offset cancellation

A key challenge in the design of this DC coupled acquisition chain is to accommodate the large input offset without degrading common-rejection ratio or noise/power efficiency. In order to understand the tradeoffs between offset rejection, common mode rejection and noise performance, consider the simple differential amplifier of Figure 2-8. Input offset voltage (V<sub>IO</sub>) coming from the electrodes changes the relative transconductance ( $\Delta g_m$ ) and the relative drain current ( $\Delta I_D$ ) of the left and right halves of the circuit resulting in  $\Delta g_m/g_m = \Delta I_D/I_D = V_{IO}g_m/I_D$ . Assuming that all devices are matched and that the product  $V_{IO}g_m/I_D$  is small, it can be shown that in the presence of input offset

$$CMRR = \frac{g_m}{\Delta g_m/(1+2g_m R_{tail})} = \frac{1+2g_m R_{tail}}{V_{IO} g_m/I_D}.$$
(2-5)

For low supply voltages the achievable  $g_m R_{tail}$  product is limited, and thus the product  $V_{IO}g_m/I_D$  must be minimized. This optimization would lead to a design which must use a small amplifier  $g_m/I_D$  and would hence degrade the amplifier's noise/power tradeoff. The tight constraints on input-referred noise and leakage current flowing toward the electrode prevents the use of offset cancellation at the input of the instrumentation through a  $G_m$ -based servo loop. Canceling the offset at the output of the amplifier as shown in Figure 2-9(a) does not solve this problem. Under these conditions the transconducting stage still processes both signal and offset, and additional noise is introduced by the offset cancellation.



Figure 2-8: Resistively loaded differential pair (left) and corresponding small-signal model (right).

 $\frac{I}{2}\alpha$ 



Ι



Figure 2-10: A comparison of noise factor vs. input-referred offset for the DACs shown in Figure 2-9.

In order to arrive at such a solution, consider the offset cancellation scheme originally introduced in [CAS] and shown in Figure 2-9(b). In this design the offset is cancelled by varying the tail current ratios between two asymmetrically sized differential pairs. In utilizing this topology, we incur a noise penalty associated with offset cancellation from the tail current devices whose noise current travels in asymmetric paths to the output, increasing the total noise.

Figure 2-9(c) shows an alternative solution based on a single-differential pair with transistors of programmable widths biased in sub-threshold. This amplifier has an input-referred offset of

$$V_{off,in} = n \frac{kT}{q} ln \left(\frac{W_{M1}}{W_{M2}}\right)$$
(2-1)

where kT/q is the thermal voltage,  $n = 1+C_{dep}/C_{ox}$  is the subthreshold slope multiplier, and  $W_{M1}$  and  $W_{M2}$  are the widths of the input devices  $M_1$  and  $M_2$ . A feedback loop can then change the relative size of the two transistors comprising the differential pair until the offset introduced by the asymmetry is equal and opposite to the electrode offset. At this point, the tail current and its associated noise current is split equally between transistors  $M_1$  and  $M_2$ ,  $I_{D1} = I_{D2} = I_{tail}/2$ , and because of sub-threshold operation,  $g_{m1} = g_{m2} = I_{tail}q/(2nkT)$ . In order to verify the improved noise performance of the proposed offset

cancellation scheme, the input referred noise density of the three offset cancellation solutions in Figure 2-9 are compared in Figure 2-9(d). To first order, the solution of Figure 2-9(c) cancels the input offset without any penalty in thermal noise or common mode rejection, and was hence adopted in this work. We now proceed to analyze the design in detail for this solution, which we will refer to as a merged amplifier-DAC.

### 2.3.2 Transfer characteristic linearization



Figure 2-11: Offset DAC Transfer Function

To cancel  $\pm 50$ mV of input-referred offset, a W<sub>M1</sub>/W<sub>M2</sub> ratio of 4 is required. A linear transfer function of input-referred offset vs. DAC code results in a 7-bit DAC requirement to cancel the offset down to sub-1mV levels. However, if the DAC is thermometer coded, the transfer function is defined by Eq. 6 and is thus nonlinear. If W<sub>M1</sub>/W<sub>M2</sub> increase linearly, the input-referred offset will change with a steeper slope at the center codes than it will towards the edges the transfer curve, requiring higher DAC resolution for a given LSB size. To decrease the resolution requirement a non-linear coding scheme is employed. Ideal linearization can be achieved by coding the elements with exponentially increasing size. Since this sizing would result in an impractical layout, the elements were instead coded with increasing unit size in groups. Such an implementation results in a linearized transfer function with built-in DNL, which was

designed to be less than 0.25LSB, corresponding to a maximum input-referred offset of 1mV and reduced the resulting resolution by 1 bit. The transfer curve from DAC code to input-referred offset is shown in Figure 2-11.

Since nonlinear coding lead to a transfer curve that is not perfectly linear even without mismatch, there is some DNL built into the DAC by design. The sizing of the unit elements was designed such that the built-in DNL was well below 0.5LSB. Figure 2-12 shows the simulated DNL across 100 monte-carlo trials for mismatch. The lower plot shows the built-in DNL plus 3 sigma of random mismatch DNL. The worst-case simulated performance results in 0.8LSB of DNL. A 7-bit DAC cancelling a 100mV range of offset results in an LSB size of 0.78mV, therefore the worst-case input-referred offset should be 1.4mV. Subsequent stages will be designed to handle this residual offset.

The transfer characteristic exhibits linear temperature dependence; however, since the power consumption of an implanted IC must be very low and since the human body is a relatively temperature stable environment, even if a 5° change were observed, then  $\Delta T/T = 5K/310K$ , resulting in only a 1.6% change in LSB size of the DAC. The unit-element sized transfer function and the resulting linearized transfer function are plotted together in Figure 2-11. The breakpoints of the nonlinear groupings are clearly visible in the figure where the DNL systematically changes. To extend the offset cancellation range beyond  $\pm 50mV$  a larger ratio of  $W_{M1}/W_{M2}$  may be employed.



Figure 2-12: Mismatch simulation of DNL in the offset-cancellation DAC.

#### 2.3.3 Residual CMRR

The first order analysis presented above assumes that the electrodes contribute the entire input-referred offset of the system. In reality, the devices comprising the amplifier also contribute offset. Threshold voltage mismatch from the differential pair devices, typically much smaller than the electrode offset, appears in series with the electrode offset and is therefore cancelled by the feedback DAC. However, load resistor mismatch cannot be neglected. For a relative load resistor mismatch  $\Delta R/R$ , nulling the total input-referred offset requires differential pair currents to be imbalanced an amount  $\Delta I/I= -\Delta R/R$  leading to an increase in  $\Delta g_m$ . Even in the absence of random mismatch, the device subthreshold slope factor n also depends on bias point [TSI], leading to an additional increase in  $\Delta g_m$  of the input devices after offset cancellation. The variation of n can be decreased by decreasing the inversion coefficient (by increasing W/L) of these devices at the cost of increased area and gate leakage. Lastly, since offset cancellation is performed with finite resolution, there is a residual input referred offset due to the minimum quantization step V<sub>LSB</sub>. The CMRR expression from Eq. 5 including all these effects becomes

$$CMRR = \frac{1+2g_m R_{tail}}{\frac{\Delta R}{R} + \frac{\Delta n}{n} + \frac{V_{LSB}g_m}{I_D}}.$$
(2-2)

While the first and third terms of the denominator are random in nature, the  $|\Delta n/n|$  term is deterministic and increases with offset value. CMRR is therefore maximum at V<sub>IO</sub>~0 and progressively degrades as larger values of offset are canceled.



*Figure 2-13: Operation of the offset cancellation amplifier-DAC in the presence of a large positive input offset.* 

While the chosen amplifier-DAC topology achieves offset-independent thermal noise, the 1/f noise corner is modulated as the effective device width and inversion level of the input pair is changed. Consider the merged amplifier-DAC circuit of Figure 2-13 in the presence of a positive offset voltage  $V_{IO}$  and in the absence of any resistor mismatch. After offset cancellation, we have  $NW_{M1} = W_{M2}$  where  $N = \exp[|V_{IO}|/(nkT/q)]$ . If we call  $i_{n1}$ , and  $i_{n2}$  the noise generators associated with  $M_1$  and  $M_2$  respectively, then the differential noise current power spectral density can be calculated to be  $i_{n0} = i_{n1}+i_{n2}$ . Since the flicker noise corner of  $M_1$  is N times larger than that of  $M_2$ , the flicker noise corner of  $i_{n0}$  becomes (N+1)/2 times larger than that associated with  $M_1$  alone. Expressing the trade-off in terms of  $V_{IO}$ , we find that the 1/f noise corner frequency ( $f_k$ ) becomes

$$f_k = \frac{f_{k0}}{2} \left( 1 + \exp\left(\frac{|V_{IO}|}{nkT/q}\right) \right), \tag{2-3}$$

where  $f_{k0}$  is the flicker noise corner at zero input offset. For a maximum offset of 50mV, the 1/f corner frequency of the input devices is increased by 2.5 times. This increase was accounted for in this design by correspondingly over-designing the device size and the increase in input capacitance was found to have no effect at the frequencies of interest.



Figure 2-14: Complete circuit implementation of merged amplifier-DAC.

The circuit schematic of the designed merged DAC-amplifier is shown in Figure 2-14. A two-stage open loop topology is used to achieve power-efficient gain at low supply voltage. A bias current of  $6.4\mu$ A is used in the first stage to meet the thermal noise specification. Input device channel length is set to  $0.25\mu$ m for improved output resistance, while the total widths of the input devices are set to 336um to keep the  $|\Delta n/n|$  factor below 5%. The second stage is scaled to <sup>1</sup>/<sub>4</sub> the power dissipation of the first stage to save power since noise constraints are relaxed. Both stages employ weak cross-coupled pairs to boost the gain [CHAT] of each stage to 16dB to give a total LNA gain of 32dB. The total noise spectral density of the amplifier-DAC referred to the electrodes at an input offset  $V_{IO} = 0$ , is 48nVrms/ $\sqrt{Hz}$ , with a 6kHz 1/f corner.

#### 2.3.5 Summing amplifier and DAC

A complete schematic of the second summing amplifier is shown in Figure 2-15(a). This stage subtracts the feedback signal from the output of the first stage, which contains an amplified version of the spikes, LFPs and residual offset. Because of the preceding 30dB of gain, linearity in this stage is a more pressing concern than noise. A differential amplifier with a differentially connected degeneration resistor and triode transistor loads realizes the amplification stage. Feedback signal subtraction is performed at the output of the amplifier in the current domain by a current-steering DAC. This 9-bit DAC is realized as a 100x oversampled ( $f_{ck} = 100f_s = 2MHz$ , where  $f_s$  is the ADC sample clock frequency), 4-bit structure with first order Delta-Sigma encoding. A thermometer coding

scheme and unit element sizing are used to achieve 9-bit linearity. While using 4 physical bits results in an area penalty compared to a 1-bit implementation, it reduces the input voltage range to the ADC without having to implement an explicit low-pass filter in the analog domain.



*Figure 2-15: (a) Circuit diagram of current-feedback DAC and amplifier. (b) ADC driver current mirror with adjustable gain.* 

The system employs a current-driven, ring oscillator based ADC [HOV] [XIA1] whose linearity requirements are relaxed since it handles only the signal after LFP subtraction. The driver consists of a differential-pair V-I converter cascaded with a current-mode programmable gain block (Figure 2-15(b)). The V/I converter load is comprised of nine pairs of unit PMOS devices that can be individually connected either as cross-coupled pairs or as diode-connected devices. When N devices are cross-coupled, the differential mode load impedance seen by the V/I converter equals  $1/(9-N)/g_{mp}$  (N<5 to maintain stability). The outputs of this block are connected to the gates of 3 matched unit PMOS devices. Changing N can therefore program the differential mode current gain without changing the power dissipation, enabling ease of compensation for varying input amplitudes, which are associated with the distance between the neuron and electrode.

The total noise spectral density of the summing amplifier and the ADC driver, referred to the electrodes, is  $5nVrms/\sqrt{Hz}$ , with a 5kHz 1/f corner at a bias current of 1.25µA (800nA summing amplifier, 200nA ADC driver, 250nA feedback DAC).

#### 2.3.6 Analog-to-digital converter



Figure 2-16: Circuit diagram of ring-oscillator based ADC.



Figure 2-17: Ring-oscillator based ADC operation

In order to keep the quantization noise well below the thermal noise floor an ADC resolution of at least 8 bits is required. The ADC employs a pseudo-differential, VCO-based architecture shown in Figure 2-16. The positive and negative driver output currents are used as the bias for two single-ended, three-stage CMOS ring oscillators realized with NAND gates, which feed the clock inputs of 9-bit digital counters. The basic operation is illustrated in Figure 2-17 where an input voltage  $V_{IN}$  is used to modulate the oscillation frequency of a ring-oscillator. The number of cycles in a clock period are then quantized by a digital counter. In this implementation the counters are not reset but allowed to wrap causing first-order noise shaping of the quantization noise as described in [STR].

Power and area are minimized by the use of simple CMOS rings while supply and common-mode disturbances are suppressed by the differential operation of the circuit.

Driving the ADC in the current-domain through a PMOS current mirror further improves PSRR and soft-rail operation maintains good linearity through the full dynamic range [WIS]. While extra resolution can be obtained by sampling all of the oscillator phases [STR], the intrinsic speed of the 65nm CMOS technology used is such that the desired 8-bit, 20kS/s is easily achieved with a single-phase measurement. Each oscillator is designed such that the minimum and maximum oscillation frequencies  $f_{min}$  and  $f_{max}$  satisfy  $|f_{max}-f_{min}| > 2^8 f_s$  with  $f_s = 20$ kHz, therefore each differential output results in an 8-bit dynamic range for a total of 9-bits of quantization.

The counter output represents the average oscillator frequency over a period, corresponding to integration in the time domain and a sinc transfer function in the frequency domain. Thus the converter provides the desired boxcar sampling response, preventing aliasing of the wideband noise from the instrumentation amplifier. Sinc filters have been used as anti-aliasing filters in this context [BOH] but with large-area analog implementation; this work merges this anti-aliasing filter into the ADC in a compact form factor. The box-car sampling characteristic introduces a second key benefit in this system, as it suppresses the shaped quantization noise from the Delta-Sigma ( $\Delta\Sigma$ ) DAC employed for LFP cancellation. Because of the harmonic relation between the  $\Delta\Sigma$  clock and the ADC clock, and the integrating nature of the ADC, the transfer between quantization noise and ADC output NTF<sub>Q</sub>(z) expressed in the 2MHz clock domain is given by the modulator NTF cascaded with that of a 100 tap moving average (MA) filter. For a  $\Delta\Sigma$  noise transfer function of NTF(z) = 1-z<sup>-1</sup>, and

$$NTF_Q(z) = NTF(z)MA(z) = \frac{1-z^{-100}}{100}.$$
 (2-4)

Essentially, the integrating characteristic of the ADC averages the DAC output bit-stream while performing the conversion, acting as first stage of decimation. As a result, the high-frequency quantization noise from the  $\Delta\Sigma$  modulator is greatly attenuated at the output port and does not degrade the overall system SNR.

### **2.4 Measurement Results**

The chip was fabricated in a 65nm 1P7M LP CMOS process from ST Microelectronics. A chip microphotograph is shown in Figure 2-18. The chip contained two channels and one stand-alone ADC test block. The inset shows the detailed layout of a single channel. The total chip area is pad-limited to 1.2mm x 1.2mm, while the core channel area is 80µm x 170µm. The chip power consumption was measured to be  $5.04\mu$ W. Electrical characterization of the chip was performed by housing the die in a 48-pin 7mm x 7mm metal lead frame package connected a PCB through a test socket. The digital filters,

which form the feedback path for LFP separation, were implemented off-chip on an FPGA. Figure 2-19 shows a complete diagram of the implementation and Table 2-1 shows the area and power breakdown by block. The total area of the channel includes the 0.0017mm<sup>2</sup> required to synthesize the off-chip digital filters. All measurements were performed through the full acquisition channel including the on-chip ADC. Post-processing of the digital outputs was performed using MATLAB. Differential sine wave inputs were produced using a Stanford Research Systems DS360 low-distortion signal generator and attenuated to proper input levels at the acquisition channel input.



Figure 2-18: Action Potential Front-end Chip Microphotograph and Layout (inset).

The measured closed-loop transfer functions of the IC from the input to the spike and LFP outputs are shown in Figure 2-20. The transfer function of the spike band shows a 300Hz high-pass cut-off, set by the digitally programmable feedback loop. The full-scale voltage of the spike transfer function is programmable between  $870\mu$ V and 3.5mV. The high-frequency roll-off is due to the sinc transfer function of the ADC. This droop is

deterministic and can be compensated for in DSP if needed. The loop filter order was limited to be first-order by the latency introduced by implementing the filters off-chip. Further filtering the two signals outside the feedback loop will enhance signal band isolation. If the digital signal processing were integrated on-chip, higher filter order could also be implemented inside the feedback loop.



Figure 2-19: Implemented system diagram.

|                         | Power  | Area                  |  |
|-------------------------|--------|-----------------------|--|
| Merged Amplifier-DAC    | 4.13μW | 0.0037mm <sup>2</sup> |  |
| Summing Amplifier & DAC | 0.66µW | 0.0045mm <sup>2</sup> |  |
| ADC                     | 0.24µW | 0.0018mm <sup>2</sup> |  |
| Digital Filters         | 0.1µW* | 0.0017mm <sup>2</sup> |  |
|                         |        | *estimated            |  |

Table 2-1: Power and area breakdown by block.

The measured input-referred noise is shown in Figure 2-21 over the same bandwidth. The measured integrated noise in the spike band is  $4.9\mu$ Vrms in a 10kHz bandwidth, while the LFP band has a noise floor of  $4.3\mu$ Vrms in a 300Hz bandwidth. At low frequency, both neural signals and transistors exhibit a 1/f power spectrum; therefore the

low-frequency LFP band can absorb larger noise spectral density while maintaining SNR [VEN].  $\Delta\Sigma$  quantization noise was not observed and is therefore suppressed below thermal noise levels.



Figure 2-20: Normalized magnitude plot of closed-loop system.



Figure 2-21: Input-referred noise spectral density in Spike and LFP bands.

Figure 2-22 shows the measured performance of the offset-cancellation amplifier-DAC. The top shows the measured transfer curve between digital code and input-referred offset. This curve closely matches that predicted by Eq. 6. DNL is plotted at the bottom of

Figure 2-22. Since the maximum measured DNL and LSB sizes are 0.55LSB and 0.8mV respectively, the maximum input referred offset after the first stage of cancellation is 1.2mV. Excess DNL was observed at the lower extreme of offset cancellation and was found to be systematic across multiple chips due to asymmetry in the layout.



Figure 2-22: Merged amplifier-DAC transfer curve (top) and DNL (bottom).

Figure 2-23 shows the measured and simulated CMRR (top) and PSRR (center). Inputreferred noise (bottom) is plotted together with calculated values. Each is plotted as a function of the initial input offset after rebalancing the amplifier. Values remain above 50dB for both CMRR and PSRR for all values of offset. Peak PSRR is shifted from the center due to sensitivity to mismatch in the second stage of amplification, while the input differential pair dominates CMRR. The noise is measured through the on-chip ADC and therefore includes quantization noise. Input-referred noise stays below  $6\mu$ Vrms for all conditions and below  $5\mu$ Vrms for  $\pm 20$ mV of offset. Acute in-vivo measurements showed that offsets were rarely above 20mV, although long-term studies have yet to be done. Note that since the simulated  $g_m R_{tail}$  product for this amplifier is only 26dB, a solution employing output offset cancellation would require an impractical  $g_m/I_D = 1.6$  to achieve the same worst-case CMRR.



Figure 2-23: CMRR (top), PSRR (center) and Input-referred integrated noise (bottom) vs. input-referred offset.

Figure 2-24 shows the measured output spectrum of the acquisition system for a 2kHz,  $200\mu$ Vrms input sine wave. 2% total harmonic distortion (THD) is observed for the entire channel at the maximum system gain. Figure 2-25 shows the measured output spectrum of the stand-alone ADC test structure with a 1kHz sinusoidal input. The spectrum shows an SNDR of 45dB and an SFDR of 58dB, a linearity that is sufficient for 9-bit operation. The converter consumes 240nW, which corresponds to a figure of merit of 84fJ per conversion step. First order quantization noise shaping is observed.



Figure 2-24: Power spectral density of system with a 200µVrms, 2kHz sine wave input.



Figure 2-25: Power spectral density of ADC with 1kHz sine wave input at full scale.

# 2.4.1 In-vivo Measurements

The system was further verified through in-vivo measurement. The inputs of the chip were connected to a microelectrode array implanted near the motor cortex of a live, awake, free-moving rodent two months prior to recording. Figure 2-26 shows a detailed photo the rat, with two 16-channel Platinum-Iridium microwire arrays from Plexon held in place with dental cement. One array is implanted in the motor cortex while the other is in the striatum. The implant locations were determined for a separate behavioral experiment and only the implant in the motor cortex was used for this work.



Figure 2-26: Photo of rat electrode implants



Figure 2-27: In-vivo recording test setup

Figure 2-27 shows the in-vivo recording setup. The electronic test board was connected through a custom wire connector to the implanted microarray. Due to their length, he wires were wound together as a twisted pair to mitigate 60Hz noise and the recordings were taken fully differential. All inactive electrodes and the body of the rat were tied to a low-impedance reference voltage. No other precautions were taken for 60Hz noise mitigation; there was no observable need for shielding or for the use of a Faraday cage. Figure 2-28 shows the recorded waveform from one of the trials. The measurements show good quality recordings and indicate that DC coupling the chip to the electrode array does not have significant impact on signal integrity. The finite leakage between LFP and spike band is due to the first-order roll-off of the loop filter.



Figure 2-28: In-vivo recordings from live rodent, input waveform (top), Spike output (middle), LFP output (bottom).

Table 2-2 summarizes the performance of this work as compared to state of the art designs from industrial and academic researchers [AZI] [HAR] [WAT] [XIA2] [WAL]. By carefully engineering the system architecture to exploit the strength of deep-submicron processes, and employing low-noise circuit techniques, the area of the entire acquisition chain is reduced to 0.013mm<sup>2</sup>, over a factor of 3 smaller than the smallest front-end amplifier reported to date [AZI]. State-of-the art noise, CMRR and PSRR are maintained despite the reduction of the supply to 0.5V.

|                               | [AZI]<br>JSSC '09 | [HAR]<br>JSSC '07 | [WAT]<br>BioCAS '07 | [XIA]<br>ISSCC '10 | [WAL]<br>VLSI '11 | This<br>Work     |
|-------------------------------|-------------------|-------------------|---------------------|--------------------|-------------------|------------------|
| Power (µW)                    | 15                | 42.2              | 7.56                | 0.64               | 43                | 5.04             |
| IRNoise (µV), Spike           | 7.0               | 5.1               | 3.06                | 14                 | 2.2               | 4.9              |
| Spike Bandwidth               | 5kHz              | 5kHz              | 5.3kHz              | 6.2kHz             | 10kHz             | 10kHz            |
| NEF                           | 4.6               | 9.8               | 2.67                | 6.5                | 5                 | 5.99             |
| PEF                           | 63.48             | 316.9             | 20                  | 33.8               | 30                | 17.96            |
| IRNoise (µV), LFP             | -                 | -                 | 1.66*               | -                  | 14                | 4.3              |
| LFP Bandwidth                 | -                 | -                 | 300Hz*              | -                  | 100Hz             | 300Hz            |
| CMRR (dB)                     | -                 | -                 | 66                  | 59                 | -                 | 75               |
| PSRR (dB)                     | -                 | -                 | 75                  | 71                 | -                 | 64               |
| V <sub>DD</sub> (V)           | 3                 | 3.3               | 2.8                 | 0.8                | 1.2               | 0.5              |
| Area (mm <sup>2</sup> )       | 0.04              | 0.16              | 0.16                | 0.4**              | 0.2**             | 0.013            |
| Technology                    | 0.35µm            | 0.5µm             | 0.5µm               | 0.13µm             | 0.13µm            | 65nm             |
| Blocks included in comparison | LNA, BPF          | LNA,<br>BPF       | LNA, BPF            | LNA, BPF           | LNA, BPF,<br>ADC  | LNA, BPF,<br>ADC |

*Table 2-2: Summary of performance metrics for this work and comparison with state-ofthe-art. All metrics for this work are given for complete system including ADC.* 

\*LFP not recorded simultaneously, requires reconfiguration \*\*estimated

# 2.4.2 Power Efficiency Factor

The 4<sup>th</sup> and 5<sup>th</sup> rows of the table compare the measured power-consumption and noise tradeoff achieved by this work to state of the art. This comparison is made using the well-established Noise Efficiency Factor (NEF) [STA] metric, as well as a Power Efficiency Factor metric PEF = NEF<sup>2</sup>V<sub>DD</sub>. NEF normalizes the input-referred noise of the amplifier to the input-referred noise of a single BJT that dissipates the same total current. A complete derivation of PEF is given in Appendix A. For two circuits with the same supply voltage NEF is a good metric to describe the power/noise tradeoff. However, two amplifiers with the same total current and noise but different V<sub>DD</sub>s will have equal NEF

but different power dissipation, therefore NEF is insufficient to describe which one is more power efficient. To mitigate this issue a more direct comparison of the total power consumption can be made by the PEF metric, which normalizes the noise power multiplied by the total power by the same factor for an ideal BJT (Eq. 2-5). A complete derivation is provided in appendix A. The resulting metric is dependent on the bandwidth, input-referred noise and power of the circuit rather than the current.

$$PEF = \frac{V_{n,rms}^2 \cdot V_{DD}I_{tot}(myckt)}{V_{n,rms}^2 \cdot V_{DD}I_{tot}(bjt)} = \frac{V_{n,rms}^2 \cdot 2P_{tot}}{\pi \cdot kT/q \cdot 4kT \cdot BW}$$
(2-5)

NEF and PEF numbers for this work were computed using the total input-referred noise and power of the entire signal acquisition chain including the ADC. Typically NEF is computed only for the amplifier, and therefore does not describe the efficiency of the entire system, however the NEF of the merged amplifier-DAC is 5.3 and the PEF is 14. When compared using the NEF metric, the proposed system is comparable to recent state of the art. When comparing systems using the PEF metric, this work is the most powerefficient reported.

# CHAPTER 3: ELECTROCORTICOGRAPHIC SIGNAL ACQUISITION

# 3.1 Electrocorticographic Front-End

As described in Chapter 1, state-of-the-art ECoG and EEG amplifiers occupy a large portion of die area due not only to the input AC coupling capacitors but also to the feedback capacitors that are used to cancel the upmodulated offset at the summing node. While good power efficiencies have been achieved, the resulting die area per amplifier in even the smallest implementations [FAN] makes arrayed implementations beyond approximately 8 amplifiers impractical. Thus it is important to substantially shrink the die area of ECoG neural amplifiers and front-end circuits while maintaining or improving power efficiency.

#### 3.1.1 Front-end architecture selection

The key challenge in reducing the area of the ECoG front-end is to efficiently cancel the offset introduced by the electrodes.

Since the DC-coupled Action Potential Front-End of Chapter 2 achieved substantial area reduction and improved power efficiency, let us consider whether same the architecture can be used in ECoG recordings. If no explicit noise-mitigation technique were used, the input referred noise in the ECoG band (1-500Hz) would be approximately  $7\mu$ V, which is unacceptably large. Since this figure is dominated by 1/f noise of the amplifier, it can be mitigated using well-known 1/f noise reduction techniques such as chopper stabilization [ENZ]. However, simply applying chopper stabilization to the architecture of Figure 3-1 does not give the expected results.

Consider the merged amplifier-DAC pictured in Figure 3-1. When there is no offset, the differential pair devices have equal sizing. The signal is up-modulated to the chopper frequency and harmonics, but since no offset is present, the DAC does not need to be chopped. This means that for a sufficiently high  $f_{chop}$ , nearly all of the 1/f noise can be eliminated. I = I



Next consider the case when the maximum offsems applied and there is a +50mV offset at the input is up-modulated with the neural signal. In order to cancel this offset, the ratio of the widths of the input devices is  $W_1/W_2 = 1/4$ . When the chopper changes phase, the offset seen at the input of the amplifier changes to -50mV. In order to compensate for this change the polarity of the DAC must change to  $W_1/W_2 = 4/1$ . Since the sizes of the input devices are changing with a frequency of  $f_{chop}$ , their 1/f noise is also changing at that frequency. Thus part of their 1/f noise is being up-modulated with the signal, degrading the effectiveness of the chopper at mitigating 1/f noise. The amount of 1/f noise after chopper stabilization of the DAC from the input devices is

$$S_{\frac{1}{e'}chop} = (1 - M)^2 S_{1/f}, \tag{3-1}$$

where M is the ratio  $W_1/W_2$  if  $W_2 > W_1$  and  $W_2/W_1$  if  $W_1 > W_2$ .

In the regime of ECoG recording where the bandwidth of interest lies between 1Hz to 500Hz the noise is dominated by 1/f noise, therefore Equation (3-1) is a reasonable approximation for the total noise of the system after chopper stabilization is employed. Figure 3-2 shows the calculated noise of the amplifier of Figure 3-1. The black line represents the total noise in the 500Hz frequency band without chopper stabilization. The red line represents the thermal noise floor of the circuit and the blue line represents the offset-dependent total noise with chopper stabilization employed. At zero offset, the

circuit has the potential to achieve less than  $1\mu V$  of input-referred noise, while at 50mV offset the noise increases to over  $4\mu V$ . The input device sizes used for this simulation are  $336/0.2\mu m$ .



Figure 3-2: ECoG Integrated Noise vs. Input-referred Offset for the Merged Amplifier-DAC

Sizing up the devices to decrease their 1/f noise spectral density can help mitigate this affect but is unattractive for the following reasons.

- 1. The input capacitance and 1/f noise corner of the amplifier of Figure 3-1 are respectively 1pF and 5kHz. As a result, the input impedance of the front-end after chopper stabilization at 10kHz would be reduced to  $25M\Omega$  assuming the input device sizing is held constant.
- 2. Offset from the sensor is now up-converted to the chopping frequency, and must be canceled prior to demodulation to prevent ripple. This can be achieved by chopping the offset-canceling DAC as discussed above. The 1/f noise corner after chopping could be as large as 1kHz, leading to an integrated noise approximately 4x higher than the thermal noise floor in the band of interest.
- 3. In order to achieve input-referred noise close to  $1\mu V$ , the input devices alone would have to be sized up by approximately 40x each leading to  $>5000\mu m^2$  of active area. In practice, since the DAC is organized in unit elements, the physical layout required could be up to 10x that amount.

4. The increased input device area will substantially increase the input capacitance of the amplifier, degrading the input impedance to sub-M $\Omega$  levels.

As a result, implementing chopper stabilization together with the merged amplifier-DAC presents a significant challenge and requires a re-evaluation of the basic system constraints.

The proposed architecture for the ECoG front-end is shown in Figure 3-3 and consists of an open-loop chopper amplifier. To achieve a low 1/f noise the DAC is implemented by passive components as opposed to transistors. The upmodulated offset is mitigated using a mixed-signal feedback loop that uses capacitors on the summing junction to cancel the offset. Capacitor values are substantially reduced since the open-loop architecture allows the capacitors to act as summing rather than pole-setting elements. The capacitor sizes are therefore only limited by layout considerations and parasitic capacitance on the summing node.

The forward path of the proposed architecture is composed of a broadband instrumentation amplifier and a VCO-based ADC. Building on the principles discussed in Chapter 2, the feedback path is comprised of a digital accumulator and a DAC, which realize a servo-loop that suppresses the offset. Feedback forces the output of the digital low-pass filter to track the low-frequency components, reducing the dynamic range requirement of the instrumentation amplifier and ADC cascade. The mixed-signal feedback loop takes the place of an analog integrator, allowing the large time constant necessary to cancel DC to be once again realized in a compact footprint using digital gates.



Figure 3-3: ECoG Front-End Block Diagram

The architecture in Figure 3-3 holds many of the same advantages as the action potential architecture of Chapter 2 such as low area, programmability and "per-pixel" digitization, which eliminates the complicated routing of analog signals at the top level. The efficient
realization of this architecture presents a few new challenges that are discussed in detail in the following sub-sections.

# 3.1.2 Input impedance

This front-end is designed to be used with micro-ECoG electrodes, but should be flexible enough to be use in a system with any ECoG electrodes. The small surface area of the microfabricated ECoG electrodes leads to a high input impedance necessitating a high front-end input impedance, making this interface the most demanding.

High-density microfabricated ECoG electrodes have been demonstrated using standard thin-film processing techniques. The electrodes reported in [LED] yield a resistance of approximately 30M $\Omega$  at 1kHz and a resistance of 1-10G $\Omega$  at DC. The goal of designing the input impedance of the front-end is to pass the in-band signal without loading the electrodes, whereas loading the electrodes at DC can have a positive effect. In-band input impedances between 10 to 100M $\Omega$  would necessitate an input impedance of >1G $\Omega$  for the recording electronics making a chopper stabilized implementation impractical. Additionally, long traces of high-impedance electrodes degrade system performance since they contribute thermal noise and are susceptible to crosstalk and coupling from interferers.

In order to improve the electrical coupling to the brain, platinum black is electroplated on the surface of the electrodes [FRA]. Platinum black is a highly porous, conductive material, which effectively increases the surface area of the electrode. For equal diameter, the impedance of platinum black electrodes is more than two orders of magnitude smaller than their platinum counterpart. Figure 3-4 shows a microfabricated ECoG grid with platinum black electroplated to every other electrode. The corresponding impedance of each electrode is plotted at 1kHz showing a 1000x reduction in impedance.

The impedance of the platinum black electrodes at 1Hz is on average approximately  $300k\Omega$ . For these electrodes, in order to pass the signal band 1 Hz to 500Hz, the input impedance of the amplifier would ideally be two orders of magnitude higher which is equal  $30M\Omega$ , although lower is sufficient. While  $30M\Omega$  is more than an order of magnitude lower than the requirement for the action-potential front-end, it nonetheless remains a challenge to meet with a chopper-stabilized front-end since switching capacitance results in very low impedances.



*Figure 3-4: (Top) ECoG electrodes with every other electrode electroplated with platinum black. (Bottom) The impedance of the electrodes at 1kHz.* 

### 3.2 System and Filter Design



Figure 3-5: Input quantization voltage level vs. Number of DAC bits

Open-circuit potentials in the 100s of mV have been observed for platinum black electrodes in solution [FRA]. The DC resistance of the electrodes are measured and calculated to be on the order of G $\Omega$ s, therefore an input impedance on the order of 10M $\Omega$  will diminish the offset to <10mV. 100mV of offset cancellation range was allocated to the system. Given this full-scale voltage of the DAC it is first important to determine how many bits of resolution are necessary.

To save area and capacitance at the input an oversampled, Delta-Sigma modulated DAC is implemented. In addition to determining the total resolution necessary, the partition between physical bits and oversampled bits must also be determined. Since the DAC feeds back to the input, its quantization noise must be low enough that it does not impact the noise floor of the amplifier. Take for example the quantization noise of a single-bit DAC. Figure 3-5 shows that the amplifier would have to be able to handle swings of  $\pm$ 50mV at its input. Such swings would clearly saturate the forward-path electronics.



Figure 3-6: SNDR vs. Number of DAC bits for various DAC frequencies in open loop.

Using a behavioral simulation in Simulink, the number of physical DAC bits was swept for various DAC clock frequencies. Figure 3-6 shows an open-loop simulation of the ECoG band SNDR vs. the number of bits in the DAC across several frequencies. A  $1\mu$ V noise floor and  $100\mu$ V mid-band signal was used for the simulation. To suppress the DAC quantization noise below the amplifier noise floor a Delta-Sigma clock frequency of at least 800kHz is required. 1MHz was chosen for system simplicity and ease of filtering which will be discussed later in this section.

Since the input of the amplifier is broadband, a square wave can approximate the quantization noise seen at the input. 1MHz square waves of varying amplitude were injected at the input of the amplifier in transistor-level simulation to determine the maximum DAC quantization level before there is a noticeable increase in the amplifier noise floor. This quantity was determined to correspond to 5 bits. A full resolution of nearly 20 bits in the feedback DAC is realized with a 5-bit physical DAC with an OSR of 1000. This corresponds to a quantization level of  $0.1\mu$ V, small enough to suppress the quantization noise below the thermal noise floor of the front-end.

Figure 3-7 shows the block diagram for the behavioral model of the front-end in closed loop, which was modeled using MATLAB and Simulink. The first low-pass filter in the cascade represents the finite bandwidth of the chopper amplifier. The amplifier must be designed broadband with respect to the DAC clock frequency of 1MHz so that Delta-Sigma noise is allowed to pass through the chopper amplifier. Filtering the Delta-Sigma

signal prior to downconversion will result in noise folding in-band, and therefore must be avoided. The necessity for an explicit low-pass filter implemented after the downmodulation is illustrated in Figure 3-8, which shows that once the system loop is closed, the large quantization noise at high frequency will fold back in-band. Although the quantization noise of the DAC is below the in-band thermal noise floor, putting the system in feedback causes a degradation of the in-band SNDR by folding high-frequency noise back into baseband and degrading the noise floor by more than 4dB for a 5-bit DAC.



Figure 3-7: Behavioral model of ECoG front-end, modeled in Simulink



Figure 3-8: SNDR vs. Number of DAC bits in closed-loop



Figure 3-9: SNDR vs. Bandwidth for 5-bit and 6-bit DACs

To overcome the noise folding a single-pole filter is placed in the forward path after the down-conversion chopper to filter the high-frequency quantization noise and improve the phase margin of the loop. In order to determine the required bandwidth for this filter, Figure 3-9 sweeps the bandwidth and shows that the thermal noise floor can be recovered for sufficiently low bandwidths. The noise floor degradation for a 6-bit DAC is less severe even in the absence of this filter since the quantization noise is 3dB lower. To avoid the use of a low-pass filter a 6 or 7 bit DAC can be utilized at the expense of increased die area and lowered input impedance assuming the unit capacitor size is held constant.

### 3.3 Circuit Design

The ECoG front-end is designed to operate off of a 0.5V supply voltage. The advantages detailed in Chapter 2 for a reduced supply voltage still hold in this environment since it is a fully implantable, remotely powered system. Circuit scalability is of high importance in an ECoG context since cortical coverage is important in cortical mapping applications

and scaled numbers of electrodes are more easily achieved at the surface of the brain if the electrodes are flexible and conformal.

#### 3.3.1 Feedback DAC



Figure 3-10: Simplified feedback DAC schematic

In order to cancel the up-modulated input offset, a 5-bit charge-distribution feedback DAC is employed. Figure 3-10 shows a simplified schematic of the DAC. To minimize DNL, the DAC is thermometer coded. To minimize area each unit capacitor is minimum sized. The capacitors are implemented as metal-insulator-metal (MIM) capacitors that have relatively large minimum dimensions and 5% relative matching, thus maintaining low DNL. In this implementation,  $V_{REF} = 0.5V$  and is tied to  $V_{DD}$ . To cancel a full-scale voltage of 100mV, or 50mV on each differential input,  $C_{IN} = 10C_{DAC}$ , where  $C_{DAC} = 31C_{LSB}$ , and  $C_{LSB} = 41$  fF. The summation nodes are biased ( $V_B$ ) through a high resistance. The value this resistance must be high enough such that the high-pass filter pole that it produces together with  $C_{IN}$  is well below the lowest chopper frequency and thus out of the signal bandwidth.

Each unit cell of the feedback DAC is comprised of two capacitors,  $C_{LSB}$ , that are switched in opposite polarity at each phase of the chop clock. Since the chop clock guarantees switching at every cycle, the capacitors do not have to be explicitly reset. Thermometer-coded digital control bits, D, control the polarity of each unit cell modulating the amount of charge that is absorbed by the DAC every time the chop clock changes. For example, if there is no offset present at the input, half of the capacitors on V<sup>+</sup><sub>sum</sub> would switch low-to-high, and the other half would switch high-to-low. These capacitors would neutralize and thus not cancel any offset from the input. In reality, since there are 31 unit capacitors, one capacitor must dither between the two states in order to realize zero offset cancellation.



Figure 3-11: DAC unit cell schematic

Figure 3-11 shows a simplified schematic of each unit cell of the DAC. The Delta-Sigma encoder provides a 5-bit output that is thermometer encoded and distributed to the unit cells. An XOR gate inverts the polarity at each phase of the chop clock. Since the logic is combinational, and driven by two inputs, one that is clocked at the Delta-Sigma clock frequency and the other at the chopper clock frequency, the DAC is retimed to the highest clock frequency in order to avoid glitches. To ensure alignment of the DAC chopper to the amplifier chopper, similar retiming is performed for the other chopper signals in the system. The signal is then buffered and inverted to provide an anti-phase signal to the negative input with the two paths designed for matched delay.

The final DAC capacitor driver is referenced to  $V_{DD}$ , but a lower voltage can be used at the cost of a reduced full-scale voltage of the DAC. Alternatively a lower ratio of  $C_{IN}:C_{DAC}$  may be employed, however, this will cause  $C_{DAC}$  to further attenuate the signal at the input of the amplification stage which will degrade noise performance. As designed, the attenuation of the DAC will degrade SNR by less than 0.5dB.

To maximize capacitance density and minimize layout area, metal-insulator-metal (MIM) capacitors were used for both  $C_{IN}$  and  $C_{DAC}$ . Since MIM capacitors are processed in the upper metal layers of the process, active circuits can be laid out in the lower layers. DAC unit cells are laid out below the  $C_{DAC}$  capacitors and all other front-end circuits are laid out below the  $C_{IN}$  capacitors. An additional metal layer below the MIM capacitors is used as a ground shield to minimize coupling of the digital circuits to the sensitive analog input.



*Figure 3-12: Simplified circuit diagram of switched-capacitor resistance of the input chopper (a) in-band and (b) at DC* 

One drawback to using chopper stabilization is that the switched-capacitor resistance degrades the input impedance of the amplifier. A significant advantage to using an openloop architecture is that the effective input capacitance is reduced. Take the simplified model of the in-band front-end input shown in Figure 3-12(a). The input capacitance of the amplifier at each positive and negative input to ground is  $C_{IN}$  in series with  $C_{DAC}$  +  $C_{PAR}$ , where  $C_{PAR}$  is the parasitic capacitance of the summation node and is caused by bottom-plate capacitance, gate capacitance of the input devices and other layout parasitics. Since  $C_{IN} >> C_{DAC}$ , the differential input resistance of the amplifier can be shown to be approximately

$$|Z_{in}| \approx \frac{1}{4f_{chop}(C_{DAC} + C_{PAR})}.$$
(3-2)

Since a high  $f_{chop}$  will degrade the input impedance it is important to consider both capacitance and chopper frequency simultaneously.  $Z_{IN}$  can be maximized in the following ways:

- 1. Minimize  $C_{DAC}$ . In this implementation the size of  $C_{DAC}$  is limited by the minimum sizing of a MIM capacitor, however,  $C_{DAC}$  cannot be arbitrarily small and should be significantly larger than  $C_{PAR}$  in order to not have its effect diminished. Therefore  $C_{DAC}$  is a function of  $C_{PAR}$ .
- 2. Reduce  $f_{chop}$ . This can be achieved by selecting a type of amplifier input transistor with low 1/f noise spectral density and by increasing the size of that device.
- 3. Minimize  $C_{PAR}$ . This can be achieved by selecting a type of amplifier input transistor with low gate capacitance and by decreasing the size of that device.

Techniques 2 and 3 are seemingly at odds with each other; therefore in selection and sizing of the amplifier input device, the quotient of the 1/f noise spectral density and capacitance  $S_{1/f} \cdot C_{PAR}$  must be minimized. Standard threshold PMOS input devices were chosen in order to minimize this metric.

The input resistance of the front-end is chopper frequency ( $f_{chop}$ ) dependent. At low frequency, the mixed-signal feedback loop becomes active, changing the impedance characteristics. Figure 3-12(b) shows an equivalent circuit model for the input of the front-end at DC. The feedback loop tracks the DC voltage and cancels it at the summing nodes, creating a virtual ground. In this case,  $C_{IN}$  dominates the input impedance characteristics of the front-end and the input impedance becomes

$$|Z_{in}| \approx \frac{1}{2f_{chop}C_{IN}}.$$
(3-3)

Since  $C_{IN} = 10C_{DAC}$ , the DC input resistance will be significantly lower than the impedance in-band. This lower impedance helps to attenuate the DC offset present at the electrodes and stabilize the baseline.

Since the input devices are PMOS, the summing junction and input of the amplifier are biased at a low voltage necessitating NMOS devices for the chopper switches. If the gates of these devices are driven between 0V and  $V_{DD}$  (0.5V), their relatively high threshold voltages lead to a small drain-source conductance, which can negatively impact the noise performance of the amplifier. Alternatively, low-threshold devices are a poor option since they cause large leakage currents to flow between the input terminals. Simulations show that the noise contribution of the standard NMOS input switches can be lowered to 2.5% of the total noise if the gate voltages are boosted to 1V in the on state. The voltage is boosted with a switched-capacitor voltage doubler at the system level and distributed to each front-end. This voltage doubler and system design are discussed in Section 4.3.

### 3.3.3 Amplifier

The forward path amplification needs to be broadband compared to the signal, at least 1-2 octaves above the Delta-Sigma modulation frequency. In order to achieve more than 3MHz of bandwidth in approximately  $2\mu$ W of power dissipation three cascaded low-gain stages were used. Each stage is comprised of a PMOS input differential pair, a PMOS cascode device to extend the bandwidth by decreasing the miller capacitance at each input gate-drain junction, and a resistive load comprised of polysilicon resistors. The polysilicon resistors provide good noise performance and linearity at the cost of die area. Since the amplifier must absorb the large swings of the chopper ripple and Delta-Sigma quantization noise, linearity became a higher priority than die area in this design.



Figure 3-13: Amplifier and low-pass filter schematic. Chopper down-modulation switches are shown in the dashed box.

A tunable single pole filter is realized at the output of the third gain stage with the addition of tunable capacitance in parallel with the resistive load. The capacitors are realized with NMOS devices in depletion so that they remain linear throughout the signal range. Series resistance is added between the load resistor and the capacitor to reduce the low-pass filter pole without affecting the gain and output swing of the stage. The filter is tunable from a broadband 3.3MHz down to 40kHz.

The chopper down-modulation switches are shown in the dashed boxes of Figure 3-13. These devices act simultaneously as cascode devices and current-domain modulation devices. Down-modulating in the current domain is advantageous since chopping at a low impedance node in the current domain will not significantly degrade the gain of the stage; it can however increase the noise floor since the chopper switches are biased in saturation and therefore contribute 1/f noise. This scheme enables the seamless integration of a single-pole filter for filtering the Delta-Sigma noise. If the chopper switches were realized in the voltage domain at the output of the third stage, an additional buffer would be required to prevent the switched-capacitor resistance from affecting the filter pole frequency.

Finally, PMOS emitter-followers are added to level-shift the output. The ADC, largely reused from the Action Potential front-end discussed in Chapter 2 uses an NMOS-input differential pair driver, making DC level shifting from the chopper amplifier to the ADC driver necessary. The level shifters are sized to suppress their thermal and 1/f noise below the noise floor. Since they are single-ended, their current source devices also contribute significantly to their noise and must be sized accordingly. 1/f noise of the level-shifting stage accounts for 7% of the total input-referred noise when the chopper is clocked at

16kHz. Redesigning the ADC and driver with PMOS inputs and eliminating this levelshifting stage can achieve further noise and power reduction.

### 3.3.4 ADC Driver



Figure 3-14: Schematic of ADC driver amplifier.

The system employs a similar current-driven, ring oscillator based ADC [HOV] [XIA1] as the Action Potential system [MUL] with a more stringent linearity requirement due to the chopper ripple and  $\Delta\Sigma$  quantization noise that must be integrated. The driver consists of a differential-pair V-I converter cascaded with a current-mode programmable gain block as shown in Figure 3-14. The V/I converter operation is explained in section 2.3.5. Cascode devices are used so that the variable load rather than the drain-source conductance of the input device dominates the gain. Variable degeneration resistors are used to further trade-off gain for linearity.

Since the ADC driver stage is cascaded after the chopper amplifier, its 1/f noise can significantly contribute to the 1/f noise of the entire front-end, therefore all devices are designed large for the purpose of suppressing 1/f noise. 1/f noise of the ADC driver accounts for 2% of the total input-referred noise power when chopped at 16kHz, amounting to approximately 8.5nVrms/ $\sqrt{Hz}$  across a 500Hz bandwidth.

# 3.3.5 ADC and Anti-aliasing

In order to keep the quantization noise well below the thermal noise floor an ADC resolution of 12 bits is required. The ADC employs the same pseudo-differential, VCO-

based architecture shown back in section 2.3.6, Figure 2-16 and whose basic operation is illustrated in Figure 2-17.

Since the ADC must also quantize the range of the chopper ripple and  $\Delta\Sigma$  noise, a full resolution of 14 bits is implemented in each of the counters. A 13-bit linear range is provided by each of the ring oscillators at 1kS/s. Each oscillator is designed such that the minimum and maximum oscillation frequencies  $f_{min}$  and  $f_{max}$  satisfy  $|f_{max}-f_{min}| > 2^{12}f_s$  with  $f_s = 1$ kHz, therefore each differential output results in a dynamic range greater than 12 bits. Each counter is expressed as 14 bits to ensure monotonicity such that the counters never over-range twice. The counters are not reset with each clock period and are allowed to wrap. Digital correction is implemented to unwrap the codes prior to subtraction.

The counter output represents the average oscillator frequency over a period, corresponding to integration in the time domain and a sinc transfer function in the frequency domain. Thus the converter provides the desired boxcar sampling response, preventing aliasing of the wideband noise from the instrumentation amplifier. The boxcar sampling characteristic introduces a second key benefit in this system, as it suppresses the shaped quantization noise from the  $\Delta\Sigma$  DAC employed in the feedback. Because of the harmonic relation between the  $\Delta\Sigma$  clock and the ADC clock, and the integrating nature of the ADC, the transfer between quantization noise and ADC output NTF<sub>Q</sub>(z) expressed in the 1MHz clock domain is given by the modulator NTF cascaded with that of a 1000-tap moving average (MA) filter. For a  $\Delta\Sigma$  noise transfer function of NTF(z) = 1-z<sup>-1</sup>, and

$$NTF_Q(z) = NTF(z)MA(z) = \frac{1 - z^{-1000}}{1000}.$$
(3-4)

The integrating characteristic of the ADC averages the DAC output bit-stream while performing the conversion, acting as first stage of decimation. Compared to the  $\Delta\Sigma$  noise requirement in Section 2.3.5, although this  $\Delta\Sigma$  modulator has a 10x higher OSR, its noise must be suppressed below a noise floor more than 10<sup>4</sup> times smaller. As a result, although the high-frequency quantization noise from the  $\Delta\Sigma$  modulator is greatly attenuated by the averaging of the ADC, an additional low-pass filter is required for further quantization noise suppression. This filter was described in Section 3.2.

### 3.3.6 Digital Feedback

The digital feedback has the same basic architecture as the one described in Section 2.2. The integrator is clocked at a Nyquist rate of 1kHz while the  $\Delta\Sigma$  modulator is clocked at 1MHz. The higher ADC resolution demands higher resolution and word lengths in the digital filter, growing the area occupation.

Since the forward path gain is significantly increased, a greater degree of signal attenuation is required in the feedback path in order to maintain stability. A barrel shifter implements this attenuation with 12-bit tunability in addition to the built-in attenuation of  $2^{17}$ . The attenuation in the feedback path not only serves to stabilize the loop but also to tune the location of the high-pass filter pole.

# **3.4 Measurement Results**



Figure 3-15: 64-channel ECoG Chip Microphotograph

The chip was fabricated in a 65nm 1P7M low-power CMOS process from ST Microelectronics. A chip microphotograph is shown in Figure 3-15. The chip contained 64 integrated front-ends and one stand-alone front-end test block. Power conversion and

management, wireless transmission, clock recovery and division as well as bias circuitry are all integrated on the die. The system details will be described in Chapter 4. The total chip area is pad-limited to 2.4mm x 2.4mm, the area of a single front-end is  $0.025 \text{mm}^2$  and the area of the 64 front-end array including routing is  $1.6\text{mm}^2$ . The total chip power consumption of the 64 front-ends plus the test-channel was measured to be  $150\mu\text{W}$ , and the power consumed by each front-end is  $2.3\mu\text{W}$ . The power dissipation is higher than designed since the polysilicon resistance was 20% smaller than their simulation value due to process variation, necessitating a higher current consumption in order to recover the lost gain.

Electrical characterization of the front-ends was performed by housing the die in a 124pin 10mm by 10mm metal lead frame package connected a PCB through a test socket. An Opal Kelly FPGA was used to buffer the serialized digital data stream from the front-end outputs. All measurements were performed through the full acquisition channel including the on-chip ADC. Post-processing of the digital outputs was performed using MATLAB. Differential sine wave inputs were produced using a Stanford Research Systems DS360 low-distortion signal generator and attenuated to proper input levels at the acquisition channel input. Power and input impedance was measured using a Kiethley 2612A sourcemeter. Test-channel measurement results will be given in the remainder of this chapter, while system-level measurements and in-vivo tests will be detailed in Chapter 4.



Figure 3-16: Oscilloscope capture of analog input to ADC and corresponding measured output of ADC from a 1mVptp sine-wave stimulus

Figure 3-16 shows oscilloscope captures of the analog output waveform from a 1mVptp stimulus. Analog outputs are first buffered with unity-gain feedback amplifiers on chip, go through additional on-board amplification using AD8429 parts and observed on an Agilent DSO7104A oscilloscope. The front-end chopper frequency is set to 8kHz and zero input offset is presented to the system.

The oscilloscope photos in Figure 3-16 show that the analog output exhibits chopper ripple after down-modulation as a result of amplifier offset. Riding on top of the chopper ripple is the Delta-Sigma modulation noise, which is clearly visible after the low-pass filter. The bandwidth of the filter is set to its lowest frequency and measured to be 50kHz. The total amplitude of the two superimposed signals is 60mV after amplification. The 1mVptp input signal is gained up and adds 30mVptp making the total signal swing at the input to the ADC 90mVptp. The corresponding ADC output waveform is also shown in the figure. It is clear from visual inspection that the ADC is able to filter both the chopper ripple and the Delta-Sigma noise to reproduce the original input sine wave. The remainder of this section will quantify the front-end performance.



*Figure 3-17: Front-end closed-loop transfer function. Digital tuning in the feedback path adjusts the high-pass filter pole.* 



*Figure 3-18: Power spectral density of output waveform with 0.5mVptp sinusoidal input stimulus at 40Hz.* 



*Figure 3-19: Power spectral density of output waveform with 1mVptp sinusoidal input stimulus at 40Hz.* 

The measured closed-loop transfer functions of the ECoG front-end from the input to the ADC output are shown in Figure 3-17. The transfer function shows a first-order high-pass filter with a pole that is digitally programmable in the feedback loop. Figure 3-17 shows transfer functions for four programmed states with poles at 8Hz, 4Hz, 2Hz and 1Hz. The low-frequency roll-off exhibits a -20dB/decade slope. The high-frequency roll-off is due to the sinc transfer function of the A/D converter that is deterministic and can be compensated for in DSP if needed.

Figure 3-18 shows the measured output spectrum of the acquisition system for a 0.5mVptp input sine wave at 40Hz. The signal power is normalized to the peak power. At this input level no harmonic tones are visible above the noise floor. Figure 3-19 shows the normalized measured output spectrum of the acquisition system for a 1.0mVptp input sine wave. At this input level second and third harmonic tones emerge in the spectrum. The complete system including the ADC exhibits an SFDR of 52dB and a total harmonic distortion (THD) of 0.4%.



Figure 3-20: Input-referred noise power spectral density across a range of chopper modulation frequencies.

The input-referred noise spectral density is plotted in Figure 3-20. Noise is plotted for a range of chopper frequencies as well as for the open-loop system with chopping disabled. In the absence of chopper stabilization, the noise spectral density of the amplifier is

dominated by 1/f noise that is more than two orders of magnitude larger than the thermal noise floor. Integrated over the bandwidth, the noise of the amplifier without chopper stabilization would be 570 $\mu$ V. This is substantially higher than the noise of the AP frontend integrated over the ECoG bandwidth since small devices are used at the input to avoid parasitic capacitance. In addition, the absence of chopper stabilization makes the system more susceptible to interferers such as 60Hz noise, which impact the measured noise performance.



*Figure 3-21: Integrated input-referred noise as a function of chopper frequency.* 

| Chopper<br>Frequency | Input-referred<br>Noise |  |  |
|----------------------|-------------------------|--|--|
| 4kHz                 | 1.43µV                  |  |  |
| 8kHz                 | 1.29µV                  |  |  |
| 16kHz                | 1.23µV                  |  |  |

Table 3-1: Table of input-referred noise for several chopper frequencies

The chopper stabilized closed-loop system reduces the 1/f noise corner to 100-200Hz. The input-referred noise integrated over the 500Hz bandwidth is plotted in Figure 3-21. Simulated values are plotted in the figure for comparison and show good agreement with the measured values. Higher chopping frequencies lower the 1/f noise corner frequency and reduce total input-referred noise. Chopping at frequencies beyond the inherent 1/f noise corner results in a diminished return in noise performance. Table 3-1 shows the exact measured values of input-referred noise for several operating frequencies of interest. Since the chopper stabilization frequency affects input impedance adversely it is important to choose the lowest frequency that still meets the required noise performance. Since operating at 16kHz only yields a 5% improvement in noise floor, 8kHz is chosen as the operating point for this system. Should higher input impedance be required, operating at 4kHz will double the input impedance with a 10% penalty in noise performance.

Operating at an 8kHz chopping frequency the NEF of the entire front-end, including power dissipated in the ADC is 4.76 and the corresponding PEF is 11.3. The amplifier alone consumes  $1.4\mu$ W. Assuming the stand-alone amplifier would have the same noise performance as the full system (in reality the noise would be less), the NEF of the amplifier alone becomes when chopped at 8kHz becomes 3.7 and the corresponding PEF is 6.9. If chopped at 4kHz, the NEF of the complete system rises to 5.28 and the corresponding PEF becomes 13.9.

Input impedance was measured for all possible frequencies of chopper stabilization and plotted in Figure 3-22. The measurements were made at DC and at 100Hz (designated "in-band"). Figure 3-23 plots input resistance vs. input-referred offset for a constant chopper frequency of 8kHz. The calculated input resistances at DC and in-band are 4.9M $\Omega$  and 25M $\Omega$  respectively. The DC input resistance shows good agreement with calculation and stays constant to within 5% across all offset values. The in-band resistance shows agreement with calculation to within 10% and is constant to within 10% for the full range of input offsets. The capacitance that defines the in-band input impedance is significantly smaller than the capacitance that defines the DC impedance, and is therefore more susceptible to mismatch, although the discrepancy may also be account for by measurement error.

The full-scale range of the DAC was measured and found to be able to cancel a total of 98.6mV. The lowest offset cancelled was -49.1mV and the highest offset cancelled was +49.5mV.



Figure 3-22: Input resistance vs. chopper frequency for DC and in-band signals



*Figure 3-23: Input resistance vs. offset for DC and in-band signals at*  $f_{chop}$ =8kHz

Finally, CMRR and PSRR were measured for the complete system in feedback with a chopper stabilization frequency of 8kHz. An in-band frequency of 60Hz was chosen for the analysis since it corresponds to a well-known interferer and is well within the bandwidth of the system. CMRR was measured by connecting both inputs to an input sine wave generator, which produced a 50mVptp sine wave at 60Hz. The differential gain was measured through the ADC and determined by taking the spectrum of the output signal and compared to a differential input at 1mVptp. The CMRR was measured to be 88dB.

PSRR was measured in a similar fashion to CMRR with a 10mVptp, 60Hz sine wave with 0.5V mean at the power supply pin. With the inputs grounded the PSRR was measured to be 67dB. The measured PSRR remained stable over a range of DC offsets applied at the input. It is possible to improve the PSRR of the system by decoupling the DAC reference from  $V_{DD}$ .

# 3.4.1 Comparison with state-of-the-art

|                                  | [DEN]<br>JSSC '07 | [YAZ]<br>JSSC '08 | [VER]<br>JSSC '10 | [BOH]<br>JSSC '11 | [ZHA]<br>TCAS, '11 | [FAN]<br>JSSC '11 | THIS<br>WORK        |
|----------------------------------|-------------------|-------------------|-------------------|-------------------|--------------------|-------------------|---------------------|
| V <sub>DD</sub> (V)              | 1.8V              | 3.0V              | 1.0V              | 1.5V              | 1.2V               | 1.0               | 0.5V                |
| Power (µW/ch)                    | 2                 | 33.3              | 6.5               | 1.1               | 3.24               | 2.1               | 2.3                 |
| IRNoise (nV/rtHz)                | 100               | 60                | 130               | 340               | 85                 | 670               | 58                  |
| NEF                              | 4.6               | 4.3               | 9.37              | 6.38              | 5.38               | 20.94             | 4.76                |
| PEF                              | 38.1              | 55.5              | 87.8              | 61.0              | 34.7               | 438.5             | 11.3                |
| R <sub>IN</sub> (ΜΩ)             | 8                 | 1000              | 700*              |                   | 4                  | 30                | 28                  |
| CMRR (dB)                        | 100               | 120               | 60                |                   | 80                 | 120**             | 88                  |
| PSRR (dB)                        |                   |                   |                   |                   | 60                 | 120**             | 67                  |
| Area (mm²/ch)                    | 0.8               | 0.5               | 0.6               | 0.345             | 0.4                | 0.2               | 0.025               |
| ADC Resolution                   | none              | 11-bit            | 12-bit            | none              | none               | none              | 12-bit              |
| # of Channels                    | 1                 | 8                 | 1                 | 1                 | 1                  | 1                 | 64                  |
| Technology                       | 0.8µm             | 0.5µm             | 0.18µm            | 0.18µm            | 0.13µm             | 65nm              | 65nm                |
| Blocks included<br>in comparison | LNA,<br>BPF       | LNA,<br>BPF       | LNA,<br>BPF       | LNA,<br>BPF       | LNA,<br>BPF        | LNA,<br>BPF       | LNA,<br>BPF,<br>ADC |

 Table 3-2: Performance summary and comparison with state-of-the-art ECoG and EEG front-ends

\*Requires off-chip capacitors

\*\*Measured in different configuration

Table 3-2 summarizes the performance of the ECoG front-end described in this chapter as compared to state of the art designs from industrial and academic researchers [DEN] [YAZ] [VER] [BOH] [ZHA] [FAN]. Limited work has been done in the scope of ECoG. therefore the work is compared also to EEG and high-precision bio-signal acquisition front-ends, which have a similar set of specifications. By employing a digitally-intensive system similar to [MUL], and combining it with 1/f noise cancellation techniques, the area of the entire signal acquisition chain including the ADC is reduced to  $0.025 \text{mm}^2$ , over an order of magnitude smaller than the smallest ECoG/EEG amplifiers reported to date [BOH] [FAN]. State-of-the art noise efficiency is achieved and together with a reduced power supply this work achieves the best-reported PEF: 3 times lower than stateof-the-art designs [DEN] [ZHA]. The small area enables the highest degree of integration achieved to date in low-frequency high-precision bio-signal acquisition with a 64-channel array in only 1.6mm<sup>2</sup> of active silicon area with no external components required. The low supply voltage and a power-efficient design enable a highly scaled system with power levels easily achieved through wireless power coupling across a human skull, which will be discussed in Chapter 4.

# CHAPTER 4: IMPLANTABLE PLATFORM FOR ELECTROCORTICOGRAPHY

# 4.1 Implantable 64-Channel Wireless µECoG System Description



Figure 4-1: Wireless µECoG System Concept

The wireless µECoG device pictured in Figure 4-1 has four main components:

- 1. A micro-fabricated, sub-mm resolution ECoG grid for neural recordings. The device, designed by Peter Ledochowitsch, is manufactured using only materials that have been approved by the FDA for chronic implantation. Specifically, Parylene-C, which is a class-IV bioimplantable polymer used to insulate pacemaker wires, and platinum, which can be found in deep brain stimulator electrodes. The entire grid is less than 10µm thick and sufficiently flexible to conform to the highly folded cortical surface.
- 2. An application-specific integrated circuit (ASIC) capable of digitizing the voltage present on the electrodes with power efficiency more than 3x lower and an area more than 10x smaller than current state-of-the-art technologies can provide. The ASIC also integrates circuitry to receive power and to transmit the recorded neural signals wirelessly across the skull, removing the need for percutaneous plugs or ribbon cables.
- 3. The antenna used to couple wireless power and transmit data wirelessly across the skull is microfabricated together with the sensors in the same custom MEMS process. This allows for an antenna that is sufficiently large to achieve efficient power coupling, flexible enough to conform to the cortical surface.
- 4. An external reader that provides power to the implant and receives backscattered signals, which are decoded into a data stream.
- 5. A packaging process involving thermocompression bonding and thermal annealing to directly connect the integrated circuit to the sensor and to provide a highly biocompatible, hermetic seal.

While each part listed above has its own merit and design challenges, all five components must be present to realize a fully integrated platform for chronic neural recording.

The  $\mu$ ECoG device takes advantage of recent findings to supersede current commercial and state-of-the-art research prototypes on three different aspects:

- 1. The wireless functionality of this system will liberate neuroscientists from the need to perform behavioral experiments on tethered animals, and allow them to work with loosely confined animals enabling novel experiments that benefit from continuous neural recordings and unrestricted animal locomotion. Closure of the surgical site will prevent infections and increase the stability of the neural recordings. Translated into the clinic, a wireless device will restore patient autonomy in addition to greatly reducing the risk of infection.
- 2. The use of non-penetrating ECoG electrodes in this system will substantially reduce the amount of scarring and other forms of tissue immune response, providing stable neural signals for multiple years as opposed to the few months of current practice.

3. The device uses polymer-based micro-fabricated µECoG electrodes that are up to 400 times denser than current state of the art. These electrodes allow researchers to sample neural signals with a spatial resolution comparable to penetrating electrodes, while increasing the longevity by orders of magnitude. The use of a flexible assembly further allows the device to conform to the brain surface.

### 4.2 Electrode and antenna design

A thin film antenna is monolithically integrated with an array of neural recording electrodes on a flexible polymer substrate. The structure is intended for long-term biometric data and power transfer for electrocorticographic neural recording in a wireless neural recording system. The substrate is comprised of a microfabricated thin-film electrode array and a loop antenna patterned in the same microfabrication process, on the same conductor layer. Fabricating the antenna together with the electrodes provides a small form factor, mechanical flexibility of the structure and minimal cabling to the active circuits enabling seamless integration of all electronic components.



# 4.2.1 High-density microfabricated electrodes

Figure 4-2: Metal mask layout of antenna and electrodes

The electrodes were fabricated in a single metal layer parylene-based process described in [LED]. Microfabricating the electrodes enables a high spatial density. 500µm pitch was chosen for the electrodes since human cortical columns are spaced at an approximate pitch of 500µm [MOU]. Spacing electrodes at much lower pitches will produce highly redundant data although it should be noted that ideal spacing of electrodes is an active area of research and that 500µm is a starting point and not an optimized figure.

A 4mm by 4mm, 64-channel array was chosen in order to cover a significant enough area of the cortex for experimentation. The electrodes have diameter  $260\mu$ m and an electrode trace spacing of  $20\mu$ m. The complete layout is shown in Figure 4-2. The electrodes were sized as large as possible, allowing space for routing. Two reference electrodes are patterned on either side of the array. The 64 recording channels each record with respect to this reference, therefore the impedance seen at the reference input is 64 times lower than the impedance seen by each recording channel. In order to balance this impedance the reference electrodes are sized with a total of 64 times the area of a single electrode. Their area is distributed on either side of the array in order to get a good average reference of the cortical area, which helps mitigate 60Hz noise.

# 4.2.2 Microfabricated antenna

The antenna is micropatterned onto a polymer thin-film together with the ECoG electrodes, thus enabling a larger antenna size while eliminating the need to implant a large rigid structure. The nanoscale thickness of the metallization allows the entire structure to be flexible and conformal. State of the art work on implantable antennas for neural interfaces has been focused on antenna miniaturization in order to minimize tissue scarring and immune response to the implant. This extreme miniaturization has been at the expense of link power efficiency, which drops sharply as the implant size is reduced below a few millimeters [RAB]. An alternative approach for miniaturization utilizes a larger diameter for the loop antenna but fabricates it on a thin, flexible polymer such that it conforms to the brain surface, keeping the implant rigid components small [BJO1] [BJO2]. This sub-section will discuss specific issues that arise from microfabricating a flexible thin-film loop antenna rather than general design considerations for implantable antennas, which are discussed in [BJO2], [RAB] and [ODR].

Simulations were conducted by Toni Bjorninen with ANSYS HFSS v13, a full-wave EM field solver, based on the finite element method. The simulation model is illustrated in Figure 4-3. It consists of a layered tissue model of the human head with frequency dependent dielectric properties given in [GAB], a segmented loop transmit antenna

[MAR2], and the single-turn loop antenna enclosing the array of 64 electrodes. To account for additional loss sources, the equivalent series resistance of the segmenting lumped capacitors ( $50m\Omega$ ) in the transmit antenna and the implant antenna bonding resistance ( $0.3\Omega$ ) were included in the simulation. The overall thickness of the Pt-Au-Pt conductor of the simulated and fabricated implant antenna is 200 nm.



Figure 4-3: Simulation model of the wireless link

A single loop antenna was chosen for the implant geometry for ease of fabrication with the electrodes and simplicity of metallization. Since a single turn yields sufficient power for the implant, a multi-turn geometry was not considered for the device. The electrode dimensions determined the loop inner diameter of 5.5mm since the electrodes sit in the center of the conductor. A large gap is left in the antenna for microchip placement or routing of the electrode leads as shown in Figure 4-3.



*Figure 4-4: The effect of antenna width on link gain; blue=10A/m; green=25A/m; red=50A/m* 

The geometry of the device was designed to have minimal impact from conductor losses and other non-idealities associated with the implanted device. Careful attention was given to the loop trace width, since current crowding in this sub-skin depth conductor can affect the link gain. Figure 4-4 (left) shows a simulation of the current density profile on the surface of the implant antenna. Since current collects at the edges of the conductor, the minimum loss is incurred when the area of high current density becomes insignificant compared with the majority of the area of the conductor. A width of 0.7mm degrades the link gain by only 0.5dB and was therefore chosen for this design. A loss of 0.1dB can be obtained by increasing the width to 1.2mm at the expense of metallization area. The minor losses incurred illustrate that the benefit of having a large diameter outweigh the losses of the thin-film conductor.



*Figure 4-5: Wireless power coupling simulated performance vs. frequency: link gain (top), maximum transmit power (center), maximum receive power (bottom)* 

The final geometry of the implant antenna was simulated together with the previously described segmented-loop external antenna to determine the maximum possible received power using the human head model. Figure 4-5 shows the results of these simulations. The simulated link gain is shown at the top of the figure with a local maximum at 300MHz corresponding to -15.5dB unidirectional path loss. Since there is a wide local



*Figure 4-6: Non-idealities associated with patient implantation: tilt (left), curvature (middle), translation (right)* 

The implant environment creates non-idealities not just from tissue degrading the wireless channel but also from conformations and misalignments of the flexible implant antenna. Three error sources associated with implantation were studied and pictured in Figure 4-6: tilt, curvature and translational misalignment. A 3dB, or quarter-power loss is simulated for a tilt angle  $\alpha$ =16 degrees, for a radius of curvature R=3mm and for a translation D=5mm with each error source simulated in the absence of the others. A tilt of 15 or more degrees is easily detectable by visual inspection, as is a 3mm radius of curvature (2mm radius forms a half-cylinder.) Therefore these error sources can be minimized during implantation. A translation of 5mm can be a difficult metric to keep within during implantation. Since the system operates well below maximum allowable RF power, an increase in incident power can be used to compensate for misalignment. To keep the implant from moving after implantation, the device can be sutured to the dura.

### 4.3 Integrated circuit



Figure 4-7: ECoG Chip Block Diagram

A block diagram of the integrated circuit is shown in Figure 4-7. The baseband signal acquisition consists of a 64-channel front-end array. 1kS/s, 16-bit digital outputs are serialized into a 1Mbps data stream. A current bias and clock distribution network are also implement on-chip. A wireless backscattering transmitter, designed by Wen Li, consists of a digital miller encoding of the serialized data stream, an antenna matching network and modulation switches. Clock recovery and division is implemented as part of the wireless sub-system. The power management unit, consist of RF-to-DC conversion, a low-dropout linear regulator (LDO) and a DC-to-DC converter that provide 0.5V and 1.0V to the chip respectively.

### 4.3.1 Front-end array

In order to transmit data through backscattering, the front-end outputs of the 64-channel array must be serialized into a single data stream. Although the front-end ADC has 12-bit resolution, each counter is implemented with 14 bits and the final output resolution after unwrapping the counters and subtracting the differential outputs is 16 bits. Therefore

each channel has a 16-bit output that must be serialized. The serializer, shown in Figure 4-8 consists of a shift-register that captures all data from every channel simultaneously each time there is a Pulse signal and sequentially reads it out at the CLK rate. Since 16 bits  $\times$  64 channels  $\times$  976Hz = 1Mbps, the 1MHz Delta-Sigma clock is used to clock the serializer generating the 1Mbps data stream. A pulse the width of one clock cycle is generated at the start of each sample in order to align the data readout. A timing diagram is shown in Figure 4-9.



Figure 4-9: Timing diagram for front-end array serializer.

Front-end bias current generation is implemented as a standard CMOS supplyindependent current bias circuit pictured in Figure 4-10. The current is referenced to the same unit-sized polysilicon resistance as is used in the front-end amplifiers. A wide tuning range is implemented to cover process variations. A skewed inverter and pulldown switch are used to ensure startup. A 64-channel current mirror distributes a 100nA bias current to each channel. Capacitance is added at to each of these branches to provide additional filtering of the 300MHz supply ripple. Due to the low supply voltage and high thresholds of the devices, the current mirrors are in weak inversion causing a standard deviation of 7% mismatch in these current mirrors. This mismatch contributes to the channel-to-channel gain variation and should be reduced in subsequent designs. The total power consumed by the bias network including current distribution is  $3.45\mu$ W, adding an effective 53nW per channel. A counter-based clock divider divides the 1MHz master clock and distributes a 1MHz Delta-Sigma clock, a 1kHz ADC clock and a tunable 1kHz-132kHz chopper clock to all the channels. The clocks are buffered and distributed to each channel using a clock distribution H-tree to balance the delays.



Figure 4-10: Current bias circuit diagram

# 4.3.2 Wireless subsystem



Figure 4-11: Wireless subsystem tradeoffs between duty-cycled data and power delivery (blue), and continuous data and power delivery (red)



Figure 4-12: Reflection coefficient vs. matching network elements

The wireless sub-system of the  $\mu$ ECoG IC shares many commonalities with and can be compared to an implantable RFID tag. An RFID tag uses electromagnetic field backscattering to transmit data in packets. The key difference between this system and an RFID system is that power and data must be delivered across the same link. Rather than using packet-based communication, this system aims to be constantly powered and transmit a continuous stream of data. Architecting the system in this manner avoids the need for large power storage capacitance and the need for on-chip data storage. The trade-off between duty cycling data and power vs. continuous data and power transmission is exemplified in Figure 4-11, where reducing modulation depth increases the received power and lowers the supply noise.

To illustrate this tradeoff, Figure 4-12 shows the amplitude of the reflected wave as a function of the matching network resistance and capacitance. The maximum reflection occurs when the load ( $Z_L$ ) is either an open circuit or a short circuit while the minimum reflection occurs when the load is matched to the antenna impedance. To maximize modulation depth the matching network impedance can be modulated between a matched condition and an open or short circuit, however, when the antenna is either in an open or short condition power cannot be received and rectified. In order to receive power continuously the impedance of the matching network is modulated between a matched condition and a finite high impedance. While this results in a lower modulation depth, it allows the incident RF to be received on-chip and be rectified, resulting in continuous-wave power transfer with continuous data modulation.



Figure 4-13: Power management unit block diagram



Figure 4-14: RF-to-DC passive rectifier (a) and active rectifier (b)

A block diagram of the power management unit (PMU), designed by Hanh-Phuc Le, is shown in Figure 4-13. An RF-to-DC rectifier, represented by the diode, converts the voltage seen at the antenna and matching network terminals. The output of the rectifier, V\_rect, can have high voltage swings that correlate with the modulated matching network impedance, placing stringent constraints on the size of capacitor C1 and the PSRR of the low-dropout (LDO) regulator. The dual-mode rectifier shown in Figure 4-14 is used to mitigate these constraints. When the transmitter (Tx) is transmitting a logic 0, the matching network  $Z_L=Z_{L_match}$  and the voltage swing at the input to the rectifier is relatively low. In this condition an active rectifier is used to maximize the power conversion efficiency as shown in Figure 4-14(b). When the Tx is transmitting a logic 1, the resistance of the matching network increases, causing a high voltage swing at the rectifier input as shown in Figure 4-14(a). In order to maintain the same DC voltage at the output of the rectifier a passive mixer is used to drop the excess voltage across the diodes. This technique necessitates a 20x smaller decoupling capacitance than a singlemode rectifier for a supply voltage ripple < 1mVptp. In order to maintain a good bit-error rate (BER) in the presence of decreased modulation depth, selecting an appropriate data encoding scheme becomes critical. Using standard on-off keying (OOK) places centers the data at the carrier frequency making it compete with carrier leakage caused by the transmitter and degrading system SNR, and thus increasing the number of bit errors. Miller, or Delay encoding [MIL] is a type of binary encoding that modulates the data away from the carrier frequency such that after down-conversion to base-band the finite carrier leakage that exists at DC can be filtered without affecting the data content. This technique is widely used in RFID and backscattering based systems and is preferred over other encoding schemes such as Manchester coding since the signal remains narrowband.

The matching network modulation switches must be able to exhibit a very low onresistance; therefore a boosted 1V supply is used to drive the gates of these devices. The 1V supply is also used to drive the input switches of the front-ends. To provide this 1V, a switched-capacitor voltage doubler in the style of [LE] is employed. Since this supply provides power to switches, the ripple is a much less critical specification than for the main 0.5V supply. As such, no explicit linear regulation is employed. 20-phase interleaving is used to reduce the output ripple to < 10mVptp. Efficiency is not an important specification for this converter since it supplies < 100nW.



### 4.4 System integration

*Figure 4-15: ACF bonding procedure, from [NAG] (left) and electrodes ACF bonded to a PCB (right)*
Packaging is a key component to any implantable device and one that is often overlooked in an academic setting. For this system, a thermo-compression bonding technique has been adapted. The vision is to flip-chip bond the integrated circuit directly to the parylene substrate, avoiding fragile wire bonds and their encapsulation.

In the current implementation, anisotropic conductive film (ACF) bonding is used to connect the electrodes and antennas to printed circuit boards (PCBs). ACF bonding is commonly used to bond flexible cables in cellular phones, but is underutilized in biomedical applications. Figure 4-15 (left) describes the ACF bonding procedure. Pressure applied to polymer-coated gold microspheres in solution form a flexible conductive bond between electrodes by breaking down the polymer coating. Between the electrode pads, the polymer coating provides electrical isolation. A complete description of the procedure can be found in [LED2]. Bonding the electrodes and antenna to a PCB, rather than directly to the IC, enables full testability of all individual components. This type of bond is pictured in Figure 4-15 (right).

The bondpads that connect the electrodes to the PCB have dimensions 0.1mm by 2.5mm. A large area is used to ensure bondpad yield and robustness. ACF bonding has been demonstrated down to dimensions of 50µm by 50µm, making it compatible with standard integrated circuit bondpad dimensions.

### 4.5 System measurements

All components were assembled on a PCB for system testing as shown in Figure 4-16. The electrodes and antenna are monolithically integrated and ACF-bonded to a small PCB daughterboard. The daughterboard connects to a PCB testboard that houses the integrated circuit and peripheral testing components. Two versions of the PCB were designed, one with a test socket to test packaged die and another for chip-on-board (COB) direct chip attachment to the PCB to minimize parasitic elements for wireless testing. The antenna link was verified on a separate PCB for 3-point calibration and to further minimize parasitic components.

The chip power dissipation and active area occupation are listed in Table 4-1 with figures broken down by sub-block. The Tx power includes the power of the clock recovery and division while the FE Array power includes the power of the bias circuits and clock distribution. The power dissipation of the PMU indicates 65% power conversion efficiency, which is a result of 75% efficiency when converting in active mode and approximately 50% conversion efficiency in passive mode.

The total area occupied by the circuits is 1.72mm<sup>2</sup>, which does not include the pad-ring area and the area utilized for decoupling capacitance and other test circuit structures such as the SPI. Approximately 4nF of 0.5V supply decoupling capacitance are integrated on the die utilizing the unused die area.



Figure 4-16: Measurement assembly and components

|          | Area (mm²) | Power (µW) |
|----------|------------|------------|
| FE Array | 1.6        | 147.2      |
| Тх       | 0.03       | 13.9       |
| PMU      | 0.09       | 51.5       |
| Total    | 1.72       | 212.6      |

Table 4-1: Chip power dissipation and active area occupation

The wireless testing is performed using an Agilent signal generator and directional coupler. BER  $< 1.7 \times 10^{-6}$  was measured at a 10mm antenna separation in air. BER  $< 2.1 \times 10^{-5}$  was measured with the implant antenna at the surface of a dead chicken brain, covered by a 2mm slice of rat skull and 8mm of air. The measurements are limited by the amount of data content rather than errors and the true BER at these distances are likely to be lower than the previously stated numbers.



Figure 4-17: Measured and simulated link gain and reflection coefficients in air with a 2cm antenna separation [BJO2]

The measured and simulated link gain,  $G_{ma}$ , as well as reflection coefficients in air are shown in Figure 4-17. To fit the models the feeding fixtures were included in the simulation. The grey envelope of the simulation model accounts for the variability in capacitor tolerance, insertion loss of the balun and the implant antenna bonding resistance. Although the system was designed to operate at 300MHz, the antenna pair was matched and verified at 400MHz and showed good agreement at this frequency. The discrepancy at low frequency is related to the finite bandwidth of the transmit antenna matching network.

#### 4.5.1 Front-end array measurements

Measurements were performed on the 64-channel array by connecting all inputs to a single signal source. The average forward-path gain of the entire chain to the ADC output was measured to be  $1.4 \times 10^6$ , or 123dB. The standard deviation of the channel-to-channel mismatch was measured to be 14%. The array gain was measured for each chip and mismatch was calibrated out during post-processing.





Figure 4-18: Crosstalk measurement configuration and results

Channel-to-channel crosstalk was measured in a group of five co-located channels pictured in Figure 4-18. One channel was stimulated with a 100mV in-band input while the inputs to all other channels were grounded. The measurement was repeated for two separate channels as shown in the figure. A worst-case crosstalk of -85dB was measured at the output of the adjacent channel. The robust channel isolation on chip means that crosstalk is likely to be limited by the electrodes and fabricated traces.



*Figure 4-19: 1mVptp, 100Hz sine waves from 5 channels transmitted through wireless link* 

The front-ends were tested while powered by the PMU and showed no increase in the testchannel noise floor. The front-end circuits were additionally provided a 1MHz clock that was derived from the incident RF. Data from five of the front-end circuits was read out through the wireless link as shown in Figure 4-19. Twenty-five data points sampled

at 1kHz are shown demonstrating the ability to transfer data from the front-ends across the wireless link. The ADC output code is 100x the normalized amplitude plotted in the figure. An inaccurate and noisy signal source was used in this measurement; therefore the absolute amplitude of the signal is not an important component of the demonstration.



#### 4.5.2 In-vivo experiments

Figure 4-20: Photo of in-vivo measurement setup and grid placement

Data was taken in-vivo from an anesthetized rat. All experiments were performed in compliance with the regulations of the Animal Care and Use Committee at the University of California, Berkeley. Rats were implanted with micro-electrocorticography grids over the left cortical hemisphere. Stereotactic coordinates relative to bregma were used to center the arrays (anteroposterior -6 mm, mediolateral 3 mm). Rodents were anesthetized with Ketamine (50 mg/kg) and Xylazine (5 mg/kg) with supplemental isoflurance gas as needed. Craniotomies (approximately 10 mm x 7 mm) were made on the dorsal surface of the skull and the arrays were gently lowered onto the cortical surface. At the completion of experiments, euthanasia was delivered with an overdose of sodium pentobarbital (150 mg/kg) followed by bilateral thoracotomy.

The ECoG grid was lowered onto the cortical surface using micromanipulators, which suspended the PCB in the air above the head of the rat. The surgical setup is pictured in Figure 4-20. Bulging of the brain outside the incision site is visible and resulted in

substantial curvature of the grid. The excessive curvature resulted in several channels of non-viable recording.



Figure 4-21: In-vivo neural recordings from the rat cortex taken in light anesthesia (left) and heavy anesthesia (right); filtered delta band is shown in red



Figure 4-22: In-vivo voltage spectra in deep and light anesthesia

Recordings were taken in five-second increments every minute after an injection of Pentobarbital, an anesthetic. Figure 4-21 shows recordings from a single channel two minutes and twelve minutes after the injection. 60Hz noise, whose peak reaches  $4 \times 10^4$  nV/rtHz, has been filtered out of both recordings. The full waveform is shown in blue and the bandpass filtered delta band is shown in red. Large amplitude delta oscillations, typical of deep anesthetic states are visible. Voltage spectra of the two recordings are

shown in Figure 4-22. The front-end was configured to have an 8Hz high-pass filter pole. The spectrum of the recordings is shown in the voltage domain to show the power and spectral difference with the noise spectral density shown in Figure 3-20. The delta power increase is over an order of magnitude and there is a decrease in alpha band power between light and deep anesthesia.



*Figure 4-23: 64-channel microstimulation recordings, y-axis is shown in mV, x-axis is shown in seconds.* 

Prior to the Sodium Pentobarbital injection, intracortical microstimulation (ICMS) was performed. A microwire array was placed in the cortex at the top right corner of the grid with respect to Figure 4-23. 20µA monophasic current stimulation pulses were provided at 2Hz with 250µs pulse-width from a variable amplitude commercial stimulator, A-M Systems 2100. The pulse stimulator was connected to an array of 16 tungsten microelectrodes. Figure 4-23 shows the 64-channel recorded waveforms plotted corresponding to their grid location. Each channel was gain calibrated prior to recording. The channels with no waveform displayed are inactive and did not produce viable

recordings. There are several reasons for the large number of inactive channel: there are five channel inputs that make poor contact with the test socket resulting in an open-circuit input, there are 3 channels whose ACF bond was unsuccessful, and the rest are caused by excessive folding of the  $\mu$ ECoG grid which resulted in a number of electrodes that do not make good contact with the cortical surface. The deformation of the grid can be observed in Figure 4-20.



*Figure 4-24: In-vivo recording of ICMS response in time-frequency spectrogram (top) and the corresponding voltage waveform (bottom)* 

The recordings of Figure 4-23 exhibit both stimulation pulse artifacts and a subsequent cortical response in addition to the baseline neural activity. Figure 4-24 shows the recording from one of these channels. The raw waveform is shown in the lower half of the plot while a time-frequency spectrogram is plotted in the upper half. There is a pattern of oscillations clearly visible even in the voltage domain, but which are emphasized as gamma-band oscillations on the time-frequency spectrogram. There is a strong increase of activity between 40-70Hz after each stimulation pulse. Cortical gamma oscillations have been observed as a result of optogenetic stimulation [SOH] and are thought to be a

result of exciting fast-spiking inhibitory interneurons. Since 60Hz is already notch filtered out of the recording, this increase is not a result of line noise and the oscillations were not reproducible in a laboratory environment without recording from the animal. Since oscillations persist for greater than the 0.5s inter-pulse interval, a lower stimulation frequency can be used to confirm the rate of decay of the gamma oscillations.

# CHAPTER 5: CONTRIBUTIONS AND FUTURE WORK

Neural recording is a crucial tool for several emerging applications in prosthetics, disease therapies and even new human-computer interfaces which have the potential to completely revolutionize the way people interact with their environment. The design of electronic instrumentation for neural recording has enjoyed significant growth in the last 10 years, and will continue to enjoy similar attention in the years to come, as future cortical recording and stimulation systems will require the design of custom low power ICs incorporating high performance analog, power conversion and RF circuits. Pursuing the power consumption, lifetime and miniaturization challenges highlighted in this thesis and the many other challenges emerging in this field requires an innovative approach in several areas of circuit design. At the same time, these very challenges generate a unique opportunity for electrical engineers to impact the rapidly evolving fields of Neuroscience and Neuroengineering.

Compact neural acquisition systems are an integral part of future wireless brain-machine interfaces. The work described in Chapter 2 of this thesis combines DC-coupled inputs with an architecture that uses mixed-signal feedback for filtering and offset suppression to achieve a compact area, while providing per-pixel digitization and simultaneous LFP and spike recording. The architecture enables noise-efficient offset cancellation, and with a boxcar sampling ADC, to obtain state of the art performance in an energy efficient manner while requiring only a 0.5V supply.

The miniaturization and power efficiency of the action potential front-end architecture has paved two separate paths in the exploration of minimally invasive neural implants. One such avenue is the one described in Chapters 3 and 4 of this thesis: a scaled, wireless, ECoG-based recording system.

The wireless  $\mu$ ECoG device will have a tremendous impact on the neuroscience research community. The brain activity mapping effort recently announced by the Obama

administration has a vision to not only advance the understanding of the brain, but to develop the tools required to do functional mapping and treat neurological disorders. This device will enable long-term chronic neural recording from truly freely moving animals and trigger new discoveries in neuroscience. The ability of the  $\mu$ ECoG to produce dense electrode grids with long-term stability and wireless communication will accelerate the development of this vision by providing a completely new tool for gathering information relevant to neuronal functional mapping since high-density, untethered recordings from the cortical surface are currently unobtainable.

Beyond the neuroscience laboratory, the understanding of neuronal activity through functional brain mapping coupled with a minimally-invasive recording instrument will lead to numerous disease therapies such as treatments for epilepsy, Alzheimer's disease and ALS, as well as neural prosthetics such as motor and speech prosthetics. Translated into the clinic, the use of non-penetrating ECoG electrodes will substantially reduce the amount of scarring and other forms of tissue immune response, providing stable neural signals for multiple years as opposed to the few months of current practice. A miniaturized, wireless device will restore patient autonomy in addition to greatly reducing size of the craniotomy as well as the risk of infection. With the advantages highlighted above, a wireless µECoG device stands to become *the new standard instrument for chronic neural recordings* in the clinical human market.

The 64-channel module is a first demonstrator of a scalable, autonomous, wireless system for ECoG recording. The future directions to realize the vision of a clinically viable, implantable device are manifold:

- 1. Packaging: An implantable device must be realized in an autonomous and robust package that is hermetic. An external reader must also be packaged in a compact and lightweight format.
- 2. Physiological experimentation: Long-term stability of the device must be verified in a realistic environment, starting with long-term implantation in a rodent.
- 3. Scaling: A single module should be scaled to 100s to 1000s of electrode recording sites. This will initiate a new set of challenges such as how bring large numbers of input signals onto the chip and whether or not to stream out the full recorded waveform or whether to perform data compression to save communication bandwidth.
- 4. Neuromodulation: To have a complete bi-directional implant we must enable a way to "write in" to the brain. The  $\mu$ ECoG implant can serve as a platform for

both electrical and optical stimulation. Additionally, the transparent substrate allows potential combination with optogenetics [DIE], an emerging technique in cortical stimulation, which would allow much higher selectivity of activation.

5. Clinical Translation: All materials must be proven biocompatible. A neurosurgical strategy for implantation, operation, alignment and operation must be developed.



Figure 5-1: Conceptual diagram of a free-floating, miniaturized wireless neural sensor, from [BEI]

A second avenue of exploration in the search for a minimally invasive neural implant is the extreme miniaturization of intracortical recording. As discussed in Chapter 1, current intracortical recording electrodes generate scar-tissue formation and gliosis, which causes signal degradation on the timescale of months. A hypothesis that miniaturized, freefloating electrodes will not elicit the same response has emerged. A first step in proving this hypothesis was taken in [BEI], which demonstrated what is probably the world's smallest autonomous wireless sensor node and is pictured in Figure 5-1.

The entire interface of the miniaturized wireless neural sensor is integrated in 0.125mm<sup>2</sup> and consumes only  $10.5\mu$ W. The four neural signal acquisition channels could only be

realized by utilizing the front-end architecture of Chapter 2. The entire node is wirelessly powered and employs backscattering communication. One major limitation to such a system is that the extreme miniaturization constrains the antenna into a form factor that is highly inefficient: 50mW are required to power the node at 1mm range in air. This large channel loss over such a small distance makes the required power levels impractical for human implantation.

One potential vision going forward is to combine a flexible platform that sits at the cortical surface with "free-floating" intracortical sensors that are connected through a flexible tether. This vision is exemplified in Figure 5-2.



Figure 5-2: Flexible intracortical implant

Looking forward, it is difficult to predict how functional neural readout will evolve. Novel materials and chemical sensors can completely change the form in which the data is acquired while new energy scavenging techniques can enable zero-energy, or energyneutral sensors. The only thing that is certain today is that Medicine and Engineering are starting to converge on ways to integrate technology with the human body. This slow but inevitable convergence will drastically change the structure of healthcare and even the face of society.

## APPENDIX A: POWER EFFICIENCY FACTOR DERIVATION

As first described in [STA], the Noise Efficiency Factor (NEF) describes how many times the noise of a system with the same current drain and bandwidth is higher compared to the ideal case. The ideal case is that of a single ideal Bipolar Junction Transistor (BJT). This work proposes a new metric called the Power Efficiency Factor (PEF) which holds the same variables constant but looks at how many times the noise *and power* of a system are higher than the ideal case, thus taking into account supply voltage scaling.

Ideally both the input-referred noise power  $(V_{n,rms}^2)$  and the total power consumption  $(P_{tot})$  of the circuit are to be minimized; therefore the metric must take the product of the two values:

$$\min(V_{n,rms}^2 \cdot P_{tot}). \tag{A-1}$$

The value is then normalized to the noise power times the total power consumption of a single BJT with supply voltage  $V_{CC}$  and total current  $I_C$ .

$$PEF = \frac{V_{n,rms}^2 \cdot P_{tot}}{V_{n,rms,BJT}^2 \cdot P_{BJT}}$$
(A-2)

which can be rewritten as

$$PEF = \frac{V_{n,rms}^2 \cdot V_{DD}I_{tot}}{V_{n,rms,BJT}^2 \cdot V_{CC}I_C}$$
(A-3)

Since  $I_C = I_{tot}$  the equation is further reduced to

$$PEF = \frac{V_{n,rms}^2 \cdot V_{DD}}{V_{n,rms,BJT}^2 \cdot V_{CC}} .$$
(A-4)

Further,  $V_{CC}$  can be assumed to be 1V since it is simply a normalization factor and can at most result in a uniform scale error. Therefore it can be shown by definition that

$$PEF = \frac{V_{n,rms}^2 \cdot V_{DD}}{V_{n,rms,BJT}^2} = NEF^2 V_{DD} .$$
(A-5)

According to [STA] input-referred noise power of a BJT is defined as

$$V_{rms,in,BJT}^{2} = BW \cdot \frac{\pi}{2} \cdot \frac{4kT \cdot kT/q}{I_{C}} = BW \cdot \frac{\pi}{2} \cdot \frac{4kT \cdot kT/q}{I_{TOT}}.$$
(A-6)

Thus the complete definition of PEF becomes

$$PEF = \frac{V_{n,rms}^2 \cdot 2P_{tot}}{\pi \cdot kT/q \cdot 4kT \cdot BW}.$$
(A-7)

Note that the metric is now dependent on the total power of the circuit rather than the total current in the circuit.

### REFERENCES

- [AVE] A.T. Avestruz, W. Santa, D. Carlson, R. Jensen, S. Stanslaski, A. Helfenstine, T. Denison. "A 5µW/channel Spectral Analysis IC for Chronic Bidirectional Brain-Machine Interfaces." IEEE J. Solid-State Circuits. Vol. 43, No. 12, pp. 3006-3024, Dec. 2008.
- [AZI] J.N.Y. Aziz, K. Abdelhalim, R. Shulyzki, R. Genov, B.L. Berdakjian, M. Derchansky, D. Serletis, P.L. Carlen. "256-Channel Neural Recording and Delta Compression Microsystem with 3-D Electrodes." IEEE J. Solid-State Circuits. Vol. 44, No. 3, pp. 995-1005, Mar. 2009.
- [BEI] W. Biederman, D. Yeager, N. Narevsky, A. Koralek, J.M. Carmena, E. Alon, J.M. Rabaey. "A Fully-Integrated, Miniaturized (0.125mm<sup>2</sup>) 10.5μW Wireless Neural Sensor." IEEE J. Solid-State Circuits, Vol., No., pp., Mar. 2013.
- [BER] H. Berger. "Uber das Elekternkephalogramm des Menschen." Archiv fur Psychiatrie und Nervenkrankheiten. Vol. 87, Iss. 1, pp. 527-570, 1929.
- [BJO] T. Bjorninen, R. Muller, P. Ledochowitsch, L. Sydanheimo, L. Ukkonen, M.M. Maharbiz, J.M. Rabaey. "Design of Wireless Links to Implanted Brain-Machine Interface Systems." IEEE Antennas and Wireless Propagation Letters, Vol. 11, pp. 1663-1666, Jan. 2012.
- [BOH] J. Bohorquez, M. Yip, A. Chandrakasan, J. Dawson. "A Biomedical Sensor Interface with a sinc Filter and Interference Cancellation." IEEE J. Solid-State Circuits. Vol. 46, No. 4, pp. 746-756, Apr. 2011.
- [BLA] T.J. Blanche, M.A. Spacek, J.F. Hetke, N.V. Swindale. "Polytrodes: Hihg-Density Silicon Electrode Arrays for Large-Scale Multiunit Recording." Jour. of Neurophysiology, 93: 2987-3000, 2005.
- [CAS] B. Casper, A. Martin, J. Jaussi, J. Kennedy, R. Mooney. "An 8-Gb/s Simultaneous Bidirectional Link with On-Die Waveform Capture." IEEE J. Solid-State Circuits. Vol. 38, No. 12, pp. 2111-2120, Dec. 2003.

- [CAM] P.K. Campbell, K.E. Jones, R.J. Huber, K.W. Horch, R.A. Normann. "A Silicon-Based, Three-Dimensional Neural Interface: Manufacturing Profess for an Intracortical Electrode Array." IEEE Trans. on Biomedical Eng. Vol. 38, No. 8, Aug. 1991.
- [CAT] R. Caton. British Medical Journal, 1875.
- [CHAE] M. Chae, W. Liu, Z. Yang, T. Chen, J. Kim, M. Sivaprakasam, M. Yuce. "A 128-channel 6mW wireless neural recording IC with on-the-fly spike sorting and UWB transmitter." IEEE ISSCC Dig. of Tech. Papers, pp. 146-603, Feb. 2008.
- [CHAE2] M. S. Chae, Z. Yang, M. R. Yuce, L. Hoang, and W. Liu, "A 128-channel 6 mw wireless neural recording IC with spike feature extraction and UWB transmitter," IEEE Trans. Neural Syst. Rehabil. Eng., vol. 17, no. 4, pp. 312–321, 2009.
- [CHAT] S. Chatterjee, Y. Tsividis, P. Kinget. "0.5V Analog Circuit Techniques and Their Application in OTA and Filter Design." IEEE J. Solid-State Circuits. Vol. 40, No. 12, pp. 2372-2387, Dec. 2005.
- [CRO] N.E. Crone, A. Sinai, A. Korzeniewska. "High-frequency Gamma Oscillations and Human Brain Mapping with Electrocorticography." Progress in Brain Research, Vol. 159, pp. 275-295, 2006.
- [DIE] K. Deisseroth, "Optogenetics" Nature Methods. 2011. Jan;8(1):26-9. Epub 2012 Dec. 20.
- [DEN] T. Denison, K. Consoer, W. Santa, A. Avestruz, J. Cooley, A. Kelly. "A 2µW 100nV/rtHz Chopper-Stabilized Instrumentation Amplifier for Chronic Measurement of Neural Field Potentials." IEEE J. Solid-State Circuits. Vol. 42, No. 12, pp. 2934-2945, Dec. 2007.
- [EDW] E. Edwards, M. Soltani, L.Y. Deouell, M.S. Berger, R.T. Knight. "High Gamma Activity in Response to Deviant Auditory Stimuli Recorded Directly from Human Cortex." Journal of Neurophysiology, vol. 94, no. 6, pp. 4269-4280, Aug. 2005.
- [ENG] D.J. Englot, D. Ouyang, P.A. Garcia, N.M. Barbaro, E.F. Chang. "Epilepsy Surgery Trends in the United States, 1990-2008." Neurology, vol 78, iss. 16, pp. 1200-1206, Apr. 2012.
- [ENZ] C.C. Enz, G.C. Temes. "Circuit Techniques for Reducing the Effects of Op-Amp Imperfections: Autozeroing, Correlated Double Sampling, and Chopper Stabilization." Proc. of the IEEE. Vol. 84, Issue 11, pp. 1584-1614, Nov. 1996

- [EZE] C.D. Ezekwe, B.E. Boser. "A Mode-Matching ΣΔ Closed-Loop Vibratory Gyroscope Readout Interface with a 0.004deg/s/rtHz Noise Floor over a 50Hz Band." IEEE J. Solid-State Circuits. Vol. 43, No. 12, pp. 3039-3048, Dec. 2008.
- [FAN] Q. Fan, F. Sebastiano, J. Huijsing, K. Makinwa. "A 1.8µW 60nV/rtHz Capacitively-Coupled Chopper Instrumentation Amplifier in 65nm CMOS for Wireless Sensor Nodes." IEEE J. Solid-State Circuits, Vol. 46, No. 7, pp. 1534-1543, July 2011.
- [FRA] W. Franks, I. Schenker, P. Schmutz, A. Hierlemann. "Impedance Characterization and Modeling of Electrodes for Biomedical Applications." IEEE Trans. on Biomedical Eng., Vol. 52, No. 7, pp. 1295-1302, Jul. 2005.
- [FRI] Fritsch, G and Hitzig, E (1870). "Über die elektrische Erregbarkeit des Grosshirns". Arch. f. Anatomische, Physiologische, und Wissenschaftliche Medizin: 300–332. Translated in: von Bonin, G., ed. (1960). Some Papers on the Cerebral Cortex. Springfield IL: Charles Thomas. pp. 73–96.
- [GAB] S. Gabriel, R. W. Lau, C. Gabriel, "The dielectric properties of biological tissues: III. parametric models for the dielectric spectrum of tissues," *Phys. Med. Biol.*, vol. 41, no. 11, pp. 2271–2293, Nov. 1996.
- [GAM] S. Gambini, J. Crossley, E. Alon, J.M. Rabaey. "A Fully Intergrated, 290 pJ/bit UWB Dual-Mode Transceiver for cm-Range Wireless Interconnects." IEEE Journal of Solid-State Circuits, Vol. 47, No. 3, pp. 586-589, Mar. 2012.
- [GAN] K. Ganguly, J.M. Carmena. "Emergence of a Stable Cortical Map for Neuroprosthetic Control." PLoS Biology. Vol. 7, No. 7, e100153, Jul. 2009.
- [GEO] Georgopoulos, A.P., Kalaska, J.F., Caminiti, R. and Massey, J.T. (1982). "On the relations between the direction of two-dimensional arm movements and cell discharge in primate motor cortex". J. Neurosci 2 (11): 1527–1537.
- [GOS] B. Gosselin, A. E. Ayoub, J.-F. Roy, M. Sawan, F. Lepore, A. Chaudhuri, and D. Guitton, "A mixed-signal multichip neural recording interface with bandwidth reduction," IEEE Trans. Biomed. Circuits Syst., vol. 3, no. 3, pp. 129–141, 2009.
- [HAR] R.R. Harrison, P.T. Watkins, R.J. Kier, R.O. Lovejoy, D.J. Black, B. Greger, F. Solzbacher. "A Low-Power Integrated Circuit for a Wireless 100-Electrode Neural Recording System." IEEE J. Solid-State Circuits. Vol. 42, No. 1, pp. 123-133, Jan. 2007.
- [HEL] D. Heldman, W. Wang, S.S. Chan, D.W. Moran. "Local field potential spectral tuning in motor cortex during reaching." IEEE Trans. on Neural Systems and Rehabilitation Engineering, Vol. 14, Iss. 2, pp. 180-183, Jun. 2006.

- [HOC] L.R. Hochberg, M.D. Serruya, G.M. Friehs, J.A. Mukand, M. Saleh, A.H. Caplan, A. Branner, D. Chen, R.D. Penn, J.P. Donoghue. "Neuronal ensemble control of prosthetic devices by a human with tetraplegia." Nature 442, 164-171, Jul. 2006.
- [HOC2] L. Hochberg, D. Bacher, B. Jarosiewicz, N. Masse, J. Simeral, J. Vogel, S. Haddadin, J. Liu, S. Cash, P. van der Smagt, J. Donoghue. "Reach and Grasp by People with Tetraplegia Using a Neurally Controlled Robotic Arm." Nature 485, 372-375, 17 May 2012.
- [HOL] J. Holleman, B. Otis. "A Sub-Microwatt Low-Noise Amplifier for Neural Recording." IEEE Proc. of Eng. in Medicine and Biology (EMBS), pp. 3930-3933 Aug. 2007.
- [HOV] M. Hovin, A. Olsen, T.S. Lande, C. Tomazou. "Delta-Sigma Modulators Using Frequency-Modulated Intermediate Values." IEEE J. Solid-State Circuits. Vol. 32, No. 1, pp. 13-22, Jan. 1997.
- [IEE] "IEEE standard for safety levels with respect to human exposure to radio frequency electromagnetic fields, 3 kHz to 300 GHz," *IEEE Std C95.1-2005*, 2006.
- [JAC] A. Jackson, J. Mavoori, E.E. Fetz. "Long-term Motor Cortex Plasticity Induced by an Electronic Neural Implant." Nature, Vol. 444, pp. 56-60, Nov. 2006.
- [JOC] T. Jochum, T. Denison, P. Wolf. "Integrated Circuit Amplifiers for Multi-electrode Intracortical Recording." J. Neural Engineering. Vol. 6, No. 9, 012001, Feb. 2009.
- [JOH] B. Johnson, D.DeTomaso, A. Molnar. "A Low-Power Orthogonal Current-Reuse Amplifier for Parallel Sensing Applications." IEEE Proc. of the European Solid-State Circuits Conference, pp. 318-321, Sep. 2010.
- [KAN] E. Kandel, J. Schwartz, T. Jessel. "Principles of Neural Science, 5<sup>th</sup> Ed." McGraw-Hill, NY, Jan. 2000.
- [KEN] PR. Kennedy, RA. Bakay. "Restoration of neural output from a paralyzed patient by a direct brain connection." NeuroReport 9(8): pp. 1707-11, 1998.
- [LE] H-P. Le, S.R. Sanders, E. Alon. "Design Techniques for Fully Integrated Switched-Capacitor DC-DC Converters." IEEE Journal of Solid-State Circuits. Vol. 46, Iss. 9, pp. 2120-2131, Sep. 2011.
- [LEB] M.A. Lebedev, M.A. Nicolelis. "Brain-Machine Interfaces: Past, Present and Future." Trends in Neurosciences. Vol. 29, No. 9, pp. 536-546, Sep. 2006.
- [LED] P. Ledochowitsch, R.J. Felus, R.R. Gibboni, A. Miyakawa, S. Bao, M.M. Maharbiz, "Fabrication and testing of a large area, high density, parylene MEMS uECoG array." IEEE Proc. of MEMS Conf. pp. 1031-1034, 2011.

- [LED2] P. Ledochowitsch, E. Olivero, T. Blanche, M.M. Maharbiz. "A Transparent µECoG Array for Simultaneous Recording and Optogenetic Stimulation." Conf. Proc. of IEEE Eng. In Medicine and Biology Society (EMBC) pp. 2937-2940, 2011.
- [LEE] S.B. Lee, H.M. Lee, M. Kiani, U.M. Jow, M. Ghovanloo. "An inductively powered scalable 32-channel wireless neural recording system-on-a-chip for neuroscience applications." IEEE Trans. on Biomedical Circuits and Systems, Vol. 4, No. 6, pp. 360-371, Dec. 2010.
- [LI] Z. Li, J.E. O'Doherty, T.L. Hanson, M.A. Lebedev, C.S. Henriquez, M.A.L. Nicolelis. "Unscented Kalman Filter for Brain-Machine Interfaces." PLoS ONE 4(7): e6243, Jul. 2009.
- [LOP] C. Mora Lopez, A. Andrei, S. Mitra, M. Welkenhuysen, W. Eberle, C. Bartic, R. Puers, R.F. Yazicioglu, G. Gielen. "An Implantable 455-Active-Electrode 52-Channel CMOS Neural Probe." IEEE International Solid-State Circuits Conference Dig. of Tech. Papers, Feb. 2013.
- [MAR1] M. Mark, Y. Chen, C. Sutardja, C. Tang, S. Gowda, M. Wagner, D. Werthimer, J. Rabaey. "A 1mm<sup>3</sup> 2Mbps 330fJ/b transponder for implanted neural sensors." Proc. VLSI Symposium, pp.168-169, 2011.
- [MAR2] M. Mark, T. Bjorninen, L. Ukkonen, L. Sydanheimo, J. Rabaey. "SAR reduction and link optimization for mm-size remotely powered wireless implants using segmented loop atnennas." IEEE Proc. BioWireless Conf. pp. 7-10, 2011.
- [MERC] P. Mercier, D. Daly, A. Chandrakasan. "An energy-efficient all-digital UWB transmitter employing dual capacitively-coupled pulse-shaping drivers." IEEE J. Solid-State Circuits, Vol. 44, No. 6, pp. 1679-1688, Jun. 2009.
- [MERR] D.R. Merrill, M. Bikson, J.G.R. Jefferys. "Electrical Stimulation of Excitable Tissue: Design of Efficaccious and Safe Protocols." J. Neurscience Methods. Vol. 141, pp. 171-198, 2005.
- [MIL] A. Miller. "Recording and/or Reproducing System." US Patent #3,108,261, Apr. 11, 1960.
- [MOH] P. Mohseni, K. Najafi. "A Fully Integrated Neural Recording Amplifier with DC Input Stabilization." IEEE Trans. on Biomedical Eng. Vol. 51, No. 5, pp. 832-837, May 2004.
- [MOU] Vernon Mountcastle (1978), "An Organizing Principle for Cerebral Function: The Unit Model and the Distributed System", *The Mindful Brain* (Gerald M. Edelman and Vernon B. Mountcastle, eds.) Cambridge, MA: MIT Press.

- [MUL1] R. Muller, S. Gambini, J.M. Rabaey. "A 0.013mm<sup>2</sup>, 5mW, DC-Coupled Neural Signal Acquisition IC with 0.5V Supply." IEEE Solid-State Circuits Conf. Dig. Tech. Papers, pp. 302-304, 2011.
- [MUL2] R. Muller, S. Gambini, J.M. Rabaey. "A 0.013mm<sup>2</sup>, 5mW, DC-Coupled Neural Signal Acquisition IC with 0.5V Supply." IEEE Journal of Solid-State Circuits, Vol. 47, Issue 1, Jan. 2012, pp.232-243.
- [NAG] T. Nagamatsu. 12<sup>th</sup> Annual KGD Packaging and Test Workshop. Sep. 2005.
- [NIC] M.A.L. Nicolelis. "Actions from Thoughts." Nature, Vol. 409, pp. 403-407, Jan. 2001.
- [NIC2] M.A.L. Nicolelis, A.A. Ghazanfar, B.M. Faggin, S. Votaw, L.M.O. Oliveira. "Reconstructing the Engram: Simultaneous, Multisite, Many Single Neuron Recordings." Neuron, Vol. 18, pp. 529-537, Apr. 1997.
- [OLS] R.H. Olsson, K.D. Wise. "A Three-Dimensional Neural Recording Microsystem With Implantable Data Compression Circuitry." IEEE Jour. of Solid-State Circuits, Vol. 40, No. 12, Dec. 2005.
- [ODR] S. O'Driscoll, A. Poon, T. Meng "A mm-Sized Implantable Power Receiver with Adaptive Link Compensation." IEEE Solid-State Circuits Conf. Dig. Tech. Papers, pp. 294-295, 2009.
- [PAI] M. Pais-Viera, M. Lebedev, C. Kunicki, J. Wang, M.A.L Nicolelis. "A Brain-to-Brian Interfaces for Real-Time Sharing of Sensorimotor Information." Nature Vol. 3, Feb. 2013.
- [PAL] C. Palmer. "A Microwire Technique for Recording Single Neurons in Unrestrained Animals." Brain Research Bulletin, Vol. 3, Iss. 3, pp. 285-298, May 1978.
- [PAS] B.N. Pasley, S.V. David, N. Mesgarani, A. Flinker, S.A. Shamma, N.E. Crone, R.T. Knight, E.F. Chang. "Reconstructing Speech from Human Auditory Cortex." PLoS Biology 10(1): e1001251, Jan. 2012.
- [PEN] W. Penfield, E. Boldrey. "Somatic motor and sensory representation in the cerebral cortex of man as studied by electrical stimulation". Brain **60** (4): 389–443, 1937.
- [PEN2] W. Penfield, H. Jasper. "Epilepsy and the functional anatomy of the human brain." Southern Medical Journal, Vol. 47, Iss. 7, pp. 714, July 1954.

- [RAB] J.M. Rabaey, M. Mark, D. Chen, C. Sutardja, C. Tang, S. Gowda, M. Wagner, D. Wertheimer, "Powering and communicating with mm-size implants." Proc. DATE Conf. p.6, 2011.
- [RAI] S. Rai, J. Holleman, J. Pandey, F. Zhang, B. Otis. "A 500µW Neural Tag with 2µVrms AFE and Frequency-Multiplying MICS/ISM FSK Transmitter." IEEE ISSCC Dig. Tech. Papers, Feb. 2009.
- [RUB] B. Rubehn, C. Bosman, R. Oostenveld, P. Fries, T. Stieglitz. "A MEMS-Based Flexible Multichannel ECoG Electrode Array." Journal of Neural Engineering, Vol. 6, Jun. 2009, p. 035003.
- [SCH] G. Schalk "Can Electrocorticography (ECoG) Support Robust and Powerful Brain-Computer Interfaces?" Frontiers in Neuroengineering, Vol. 3, Jan. 2010, p. 9.
- [SCH1] H. Scherberger, M. Jarvis, and R. Andersen, "Cortical Local Field Potential Encodes Movement Intentions in the Posterior Parietal Cortex," Neuron, vol. 46, no. 2, pp. 347–354, 2005.
- [SCH2] H.N. Schwerdt, J. Chae, F.A. Miranda, "Wireless performance of a fully passive neurorecording microsystem embedded in dispersive human head phantom." IEEE Proc. APS Symposium, p. 2, 2012.
- [SEI] K. Seidl, S. Herwik, T. Torfs, H.P. Neves, O. Paul, P. Ruther. "CMOS-Based High-Density Silicon Microprobe Arrays fro Electronic Depth Control in Intracortical Neural Recordings." IEEE Jour. of Microelectromechanical Systems, Vol. 20, No. 6, Dec. 2011.
- [SEY] J.P. Seymour, D.R. Kipke, "Fabrication of Polymer Neural Probes with Subcellular Features for Reduced Tissue Encapsulation." Int. Conf. of the IEEE Engineering in Medicine and Biology Society, pp. 4606-4609, Aug. 2006.
- [SHA] F. Shahrokhi, K. Abdelhalim, D. Serletis, P. Carlen, and R. Genov, "The 128channel Fully Differential Digital Integrated Neural Recording and Stimulation Interface," Biomedical Circuits and Systems, IEEE Transactions on, vol. 4, no. 3, pp 149-161, june 2010.
- [SLU] M.W. Slutsky, L.R. Jordan, T. Kreig, M. Chen, D.J. Mogul, L.E. Miller. "Optimal Spacing of Surface Electrode Arrays from Brain-Machine Interface Applications." Journal of Neural Engineering, Vol. 7, Apr. 2012, p. 26004.
- [SOD] A. Sodagar, G. Perlin, Y. Yao, K. Najafi, K. Wise. "An implantable 64-channel wireless microsystem for single-unit neural recroding." IEEE Journal of Solid-State Circuits, Vol. 44, No. 9, pp. 2591-2604, 2009.

- [SOH] V.S. Sohal, F. Zhang, O. Yizhar, K. Deisseroth. "Parvalbumin neurons and gamma rhythms enhance cortical circuit performance." Nature. Vol. 459, pp. 698-702, Jun. 2009.
- [STA] M.S.J. Staeyaert, W.M.C. Sansen, C. Zhongyuan. "A Micropower Low-Noise Monolithic Instrumentation Amplifier for Medical Purposes." IEEE J. Solid-State Circuits. Vol. 22, No. 6, pp. 1163-1168, Dec. 1987.
- [STR] M.Z. Straayer, M.H. Perrott. "A 12-bit, 10-MHz Bandwidth, Continuous-Time SD ADC with a 5-bit, 950MS/s VCO-Based Quantizer." IEEE J. Solid-State Circuits, Vol. 43, No. 4, pp. 805-814, Apr. 2008.
- [TSI] Y. Tsividis. "Operation and Modeling of the MOS Transistor" Oxford University Press, New York, 2003.
- [TUR] J.N. Turner, W. Shain, D.H. Szarowski, M. Andersen, S. Martins, M. Isaacson, H. Craighead. "Cerebral astrocyte response to micromachined silicon implants." Experimental Neurology 1999 Mar;156(1):33-49.
- [VEN] S. Venkatraman, C. Patten, J. Carmena. "Exploiting the 1/f Structure of Neural Signals for the Design of Integrated Neural Amplifiers." IEEE Conference Eng. in Medicine and Biology (EMBC), pp. 2050-2053, Sep. 2009.
- [VEN2] S. Venkatraman, J.M. Carmena. "Active Sensing of Target Location Encoded by Cortical Microstimulation." IEEE Neural Systems and Rehabilitation Eng. Vol. 19, Issue 3, pp. 317-324, June 2011.
- [VER] N. Verma, A. Shoeb, J. Bohorquez, J. Dawson, J. Guttag, A.P. Chandrakasan, "A Micro-Power EEG Acquisition SoC With Integrated Feature Extraction Processor for a Chronic Seizure Detection System." IEEE J. Solid-State Circuits, Vol. 45, No. 4, pp. 804-816, April 2010.
- [VIV] J. Viventi, D-H. Kim, L. Vigeland, E.S. Frechette, J.A. Blanco, Y-S. Kim, A.E. Avrin, V.R. Tiruvadi, S-W. Hwang, A.C. Vanleer, D.F. Wulsin, K. Davis, C.E. Gelber, L. Palmer, J. Van der Spiegel, J. Wu, J. Ziao, Y. Huang, D. Contereras, J.A. Rogers, B. Litt. "Flexible, foldable, actively multiplexed high-density electrode array for mapping brain activity in vivo." Nature Neuroscience, Vol. 14, pp. 1599-1605, Nov. 2011.
- [WAL] R.M. Walker, H. Gao, P. Nuyujukian, K. Makinwa, K.V. Shenoy, T. Meng, B. Murmann, "A 96-Channel Full Data Rate Direct Neural Interface in 0.13µm CMOS," Symp. VLSI Circuits Dig. of Tech. Papers, pp.144-145, Jun. 2011.
- [WAT] W. Wattanapanitch, M. Fee, R. Sarpeshkar. "An Energy-Efficient Micropower Neural Recording Amplifier." IEEE Trans. on Biomedical Circuits and Systems. Vol. 1, No. 2, pp. 136-147, Jun. 2007.

- [WIS] U. Wismar, D. Wisland, P. Andreani. "Linearity of Bulk-Controlled Inverter Ring VCO in Weak and Strong Inversion." Springer Analog Integrated Circuits and Signal Processing, Vol. 50 No. 1, pp. 59-67, 2007.
- [XIA1] J. Xiao, A. Peterchev, J. Zhang, S.R. Sanders. "A 4-mA Quiescent-Current Dual-Mode Digitally Controlled Buck Converter IC for Cellular Phone Applications." IEEE J. Solid-State Circuits. Vol. 39, No. 12, pp. 2342-2348, Dec. 2004.
- [XIA2] Z. Xiao, C-M. Tang, C.M. Dougherty, R. Bashirullah. "A 20µW Neural Recording Tag with Supply-Current-Modulated AFE in 0.13µm CMOS." IEEE Solid-State Circuits Conf. Dig. Tech. Papers, pp. 122-123, 2010.
- [YAZ] R.F. Yazicioglu, P. Merken, R. Puers, C. Van Hoof. "A 200µW Eight-Channel EEG Acquisition ASIC for Ambulatory EEG Systems." IEEE J. Solid-State Circuits. Vol. 43, No. 12, pp. 3025-3038, Dec. 2008.
- [ZHA] F. Zhang, A. Mishra, A. Richardson, B. Otis. "A Low-Power ECoG/EEG Processing IC With Integrated Multiband Energy Extractor." Trans. Circuits and Systems I. Vol 58, No. 9, pp. 2069-2082, Sep. 2011.