Analog Generators for SerDes Clock Generation and Distribution

Zhongkai Wang
Elad Alon

Electrical Engineering and Computer Sciences
University of California, Berkeley

Technical Report No. UCB/EECS-2023-36
http://www2.eecs.berkeley.edu/Pubs/TechRpts/2023/EECS-2023-36.html

May 1, 2023
Analog Generators for SerDes Clock Generation and Distribution

by

Zhongkai Wang

A dissertation submitted in partial satisfaction of the requirements for the degree of Doctor of Philosophy in Electrical Engineering and Computer Sciences in the Graduate Division of the University of California, Berkeley

Committee in charge:

Professor Elad Alon, Chair
Professor Vladimir Stojanovic
Professor Liwei Lin

Fall 2021
Analog Generators for SerDes Clock Generation and Distribution

Copyright 2021

by

Zhongkai Wang
Abstract

Analog Generators for SerDes Clock Generation and Distribution

by

Zhongkai Wang

Doctor of Philosophy in Electrical Engineering and Computer Sciences

University of California, Berkeley

Professor Elad Alon, Chair

The ever-increasing demand for ultra-high-speed interconnects has driven the development of wireline transceivers operating at > 100Gbps per lane. As a major contribution of data random jitter, clock-dependant distortion of transmitters and receivers, the clock generation and distribution circuits in SerDes becomes increasingly complex and time-consuming with stringent specifications, especially considering the fast development of technology nodes of the FinFET processes. This thesis focuses on the design of energy-efficient clock generation and distribution network with generator-based design methodology using Berkeley Analog Generator, which speeds up the design procedure, while satisfying the performance requirements.

A bang-bang phase-locked loop generator for 28/32Gbps SerDes that encapsulates this design methodologies for its circuit blocks and the complete PLL system is first reported. The generator is fully automated and parameterized, producing the layout and schematic based on process characterization and top-level specifications. Three 14GHz PLLs are instantiated in TSMC 16nm, GF 14nm and Intel 22nm technologies, demonstrating the process portability. The rapid generation time of less than four days enables fast PLL design and technology porting. The PLL design fabricated in TSMC 16nm shows RMS jitter of 565.4fs and power of 6.64mW from a 0.9V supply.

Furthermore, a flexible clock distribution network for a 200Gbps pulse amplitude modulation four-level transmitter is designed using the layout generators in 28nm CMOS technology. The proposed TX achieves an eye opening with > 52.9mV eye height, 0.36UI eye width, 98% RLM and 4.63pJ/b at 200Gbps PAM-4 signaling under > 6dB channel loss at 50GHz, demonstrating the highest data rate achieved using a planar process.

To complete the whole TX design, a layout generator for sub-100fs sub-sampling PLL is proposed. With a type-I loop and tri-state integral path, the voltage ripples of the hybrid
loop is eliminated and the PLL reaches a RMS jitter of 44 fs at 28 GHz output, a spur of −56.6 dB, which results in the FOM value −254.8 dB. Finally, the PLL is merged with the transmitter data path, achieving 4.69 pJ/bit efficiency, 54 mV eye height, 0.27 UI eye width, and 97% RLM under 6 dB channel loss at 50 GHz, showing the capability of the generator-based design methodology.
To Yajuan and my family
# Contents

## List of Figures

<table>
<thead>
<tr>
<th>Figure</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>iv</td>
<td></td>
</tr>
</tbody>
</table>

## List of Tables

<table>
<thead>
<tr>
<th>Table</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>viii</td>
<td></td>
</tr>
</tbody>
</table>

## 1 Introduction

1.1 Motivation .................................................. 1
1.2 Thesis Organization ......................................... 4

## 2 An Automated and Process-Portable Generator for Phase-Locked Loops

2.1 Background .................................................... 6
2.2 PLL Generator and Design Methodologies ...................... 8
2.3 Simulation and Measurement Results ........................ 25
2.4 Summary ....................................................... 28

## 3 Clock Distribution for 200Gb/s PAM-4 SerDes TX

3.1 200Gb/s TX architecture and Clock Distribution Requirements .................. 30
3.2 Implementation of Clock Distribution Network .................. 32
3.3 Circuit Generation ............................................. 35
3.4 Measurement Results ........................................... 38
3.5 Summary ....................................................... 40

## 4 Sub-100fs PLL Design for 200Gb/s PAM-4 SerDes Transmitter

4.1 PLL Specification for High-Speed SerDes TX .................. 44
4.2 High Performance PLL Overview ................................ 45
4.3 SSPLL and Hybrid SSPLL ....................................... 48
4.4 The Architecture of Hybrid Type-I SSPLL with Tri-State Integral Path ........ 51
4.5 Design and Implementation of the Reconfigurable Hybrid SSPLL ............ 54
4.6 System Optimization ............................................ 67
4.7 Summary ....................................................... 70

## 5 Sub-100fs Sub-Sampling PLL Measurement Results

<table>
<thead>
<tr>
<th>Table</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>71</td>
<td></td>
</tr>
</tbody>
</table>
### List of Figures

1.1 (a) Comparison of global mobile data traffic forecasts [1] and (b) different forms of serial interfaces in data centers [2]. .......................................................... 1  
1.2 (a) I/O bandwidth (data rate per lane) and actual bandwidth (data rate of link) of the PCIe standard versus year [3] and (b) a summary forecast from the Ethernet Bandwidth Assessment [4]. .................................................. 2  
1.3 The hierarchy of Berkeley Analog Generator. ........................................... 4  
2.1 Analog circuit generation flow using BAG. ............................................. 7  
2.2 Bang-bang PLL architecture. ................................................................. 8  
2.3 Voltage-controlled oscillator schematic. ................................................ 9  
2.4 Three types of design methodologies schematic for different levels of the PLL. ........................................................................................................ 9  
2.5 The hierarchy of the PLL design. ............................................................. 10  
2.6 Schematic and layout generation flow example with the analog generator. ................................................................. 11  
2.7 VCO layout with (a) 4-bit CapDAC, 1-turn inductor with radius of 20µm and (b) 3-bit CapDAC, 2-turn inductor with radius of 40µm. ................... 12  
2.8 PLL model. .............................................................................................. 12  
2.9 VCO phase noise and its transfer function of the BBPLL. .......................... 12  
2.10 Phase noise optimization of the BBPLL in this design. ............................ 14  
2.11 Inductor feasibility check example (for given width and space). ............... 16  
2.12 Inductor generation flow. ....................................................................... 16  
2.13 (a) Capacitance tuning range, (b) capacitance ratio between tuning range an average capacitance, (c) Q and (d) FOM versus different number of fingers and channel lengths for ulvt varactors. ............................................. 18  
2.14 (a) average capacitance, (b) number of fingers, (c) channel length and (d) transistor threshold versus capacitance tuning range of optimal varactors. .......................................................................................... 19  
2.15 (a) Capacitance, (b) Q and (c) parasitic capacitance of MOM capacitors using M5 and M6 with different width and height. .................................................................................. 20  
2.16 (a) Height and (b) parasitic capacitance of one terminal for 4 um wide MOM capacitors using M5 and M6 with different capacitances. ........... 21  
2.17 Capacitance switch circuit diagram. ........................................................ 22  
2.18 Capacitance switch simulation results. .................................................... 22  
2.19 VCO (a) output amplitude and (b) phase noise versus bias current. ........ 23
2.20 VCO Bias current, tank capacitance, Q and phase noise versus tank inductance, for the same frequency range and resolution ......................................................... 24
2.21 VCO tank model .......................................................................................... 25
2.22 Automatic VCO design flow ....................................................................... 26
2.23 Generated PLL layouts at (a) GF 14nm and (b) Intel 22nm technologies ...... 27
2.24 Chip micrograph of the PLL in TSMC 16nm ............................................... 28
2.25 Measured PLL phase noise at 14GHz in TSMC 16nm .............................. 28
2.26 Simulated VCO performance in three different technologies: (a) Phase noise and (b) frequency range with CapDAC control ......................................................... 29

3.1 TX data path diagram and its requirements for clock distribution .......... 30
3.2 TX data path diagram and its requirements for clock distribution .......... 31
3.3 Block diagram of the C4 clock path and circuit details .............................. 32
3.4 Block diagram of the C4 clock path and circuit details .............................. 33
3.5 Simulated C4 clock duty cycle versus input bias voltage under different corners and temperatures ................................................................. 34
3.6 Block diagram of the C8 clock path and circuit details .............................. 34
3.7 (a) PI output delay versus ideal and (b) their percentage errors ............... 35
3.8 C4 clock distribution layouts using (a) 1-turn inductor of radius 30-µm and (b) 2-turn inductor of radius 50-µm ................................................................. 36
3.9 Design flow of the proposed TX with BAG .................................................. 37
3.10 Die photo and layout details ...................................................................... 38
3.11 Measurement setup .................................................................................... 39
3.12 Comparison of (a) the 25 GHz clock from signal generator and (b) 50 GHz clock pattern from TX output ................................................................. 40
3.13 Measured NRZ and PAM-4 eye diagrams w/o and w/ ESD ..................... 42
3.14 Power breakdown based on post-layout extracted simulations .......... 43

4.1 (a) CDR example and (b) model .................................................................. 45
4.2 Transceiver system with TX PLL, RX PLL and RX CDR ......................... 46
4.3 Clock phase noise filter with PLL and CDR ............................................... 46
4.4 (a) PFD based PLL and (b) model ............................................................... 47
4.5 SSPD (a), its transfer function (b) and timing diagrams (c) ....................... 48
4.6 (a) Dead-zone PD and (b) timing diagrams ............................................... 49
4.7 Phase locking (a) time diagrams and (b) transfer function ....................... 49
4.8 Frequency locking (a) time diagram and (b) transfer function ................. 50
4.9 SSPLL with SSPD, DZPD, SSCP and traditional CP ................................. 50
4.10 Hybrid SSPLL .......................................................................................... 51
4.11 Simulation results of proportional control, integral control and CP inputs for the Hybrid SSPLL .................................................................................. 52
4.12 Type-I SSPLL .......................................................................................... 52
4.13 Simulation results of proportional control, integral control and CP inputs for the Type-I SSPLL. 53
4.14 Type-I SSPLL with tri-state integral path. 53
4.15 Simulation results of proportional control, integral control and CP inputs for the Type-I SSPLL with tri-state integral path. 55
4.16 Type-II SSPLL with ∆Σ modulator. 55
4.17 Simulation results of proportional control, integral control and CP inputs of Type-II SSPLL with ∆Σ modulator. 56
4.18 Reconfigurable Hybrid SSPLL. 56
4.19 VCO and clock buffer. 58
4.20 Phase noise comparison for VCO without and with tail inductor. 58
4.21 VCO and buffer layout. 59
4.22 SSPD. 59
4.23 Simulated SSPD digital transfer function. 60
4.24 (a) SSCP and (b) pulse generation. 60
4.25 SSCP transfer function. 61
4.26 Dead-zone PD and traditional PFD. 61
4.27 Dead-zone PD and traditional PFD. 62
4.28 PFD/DZPD phase transfer function. 62
4.29 Charge pump. 63
4.30 PFD/DZPD and charge pump transfer function. 63
4.31 PFD/DZPD frequency transfer functions. 63
4.32 PFD/DZPD and charge pump frequency transfer function. 64
4.33 SoC power scheme. 64
4.34 LDO schematic diagram. 65
4.35 LDO loop gain and phase. 65
4.36 LDO PSRR. 66
4.37 LDO output voltage when sweeping the input references. 66
4.38 DZPD/PFD and charge pump transfer function. 67
4.39 DZPD/PFD and charge pump transfer function. 67
4.40 ∆Σ modulator calculation and simulation results. 68
4.41 PLL model. 68
4.42 PLL RMS jitter versus different VCO phase noise at 1MHz offset. 69
4.43 PLL RMS jitter breakdown versus loop bandwidth. 69

5.1 PLL layout. 71
5.2 PLL layout. 72
5.3 (a) PLL bias PCB, and (b) PLL PCB. 73
5.4 Loss of power PCB channel. 73
5.5 VCO frequency versus CapDAC codes. 73
5.6 VCO phase noise at 12.07GHz and 14.07GHz. 74
5.7 Phase noise of PLL output clocks at 12.5GHz and 14GHz. 75
5.8 Spectrum of PLL output clocks at 12.5GHz and 14GHz with span of 4GHz.
5.9 Spectrum of PLL output clocks at 12.5GHz and 14GHz with span of 100MHz.
5.10 Phase noise of PLL output clocks at 12.5GHz and 14GHz in type-II mode.
5.11 Spectrum of PLL output clocks at 12.5GHz and 14GHz in type-II mode.
5.12 Phase noise of PLL output clocks at 12.5GHz and 14GHz in ΔΣ mode.
5.13 Spectrum of PLL output clocks at 12.5GHz and 14GHz in ΔΣ mode.
5.14 Phase noise of PLL output clocks at (a) 12.5GHz and (b) 14GHz in type-I mode.
5.15 Spectrum of PLL output clocks at (a) 12.5GHz and (b) 14GHz in type-I mode.
5.16 Phase noise of PLL output clocks at 14GHz with LDO.
5.17 Phase noise break down of (a) 12.5GHz and (b) 14GHz clocks.
5.18 Phase noise break down of (a) 12.5GHz and (b) 14GHz clocks in ΔΣ mode.
5.19 PLL power breakdown.

6.1 VCO and quadrature clock generation options.
6.2 VCO and quadrature clock generation options.
6.3 Architecture of the 200Gb/s PAM-4 TX.
6.4 Circuit diagram of the coarse and fine FFE scheme.
6.5 Architecture of the 200Gb/s PAM-4 TX.
6.6 Architecture of the 200Gb/s PAM-4 TX.
6.7 SSPLL phase noise.
6.8 SSPLL spectrum.
6.9 Eye diagram of 50GHz clock pattern for TX (a) without and (b) with ESD.
6.10 Eye diagram of 100Gb/s PRBS-7 NRZ pattern for TX with ESD, when the FFE is off.
6.11 Eye diagram of 100Gb/s PRBS-7 NRZ pattern for TX (a) without and (b) with ESD.
6.12 Eye diagram of 100Gb/s PRBS-7 PAM-4 pattern for TX with ESD, when the FFE is off.
6.13 Eye diagram of 100Gb/s PRBS-7 NRZ pattern for TX (a) without and (b) with ESD.
6.14 TX (a) pulse response and (b) channel loss from inverse Fourier transform.
6.15 TX power breakdown.
# List of Tables

<table>
<thead>
<tr>
<th>Table</th>
<th>Title</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>1.1</td>
<td>Performance exploration of clock generation and distribution in SerDes TXs.</td>
<td>3</td>
</tr>
<tr>
<td>2.1</td>
<td>Layout generator summary for VCO.</td>
<td>11</td>
</tr>
<tr>
<td>2.2</td>
<td>Inductance and Q-factor comparison from inductor query function and EM simulation at 14GHz</td>
<td>17</td>
</tr>
<tr>
<td>2.3</td>
<td>Comparison of MOM capacitor with different layers</td>
<td>20</td>
</tr>
<tr>
<td>2.4</td>
<td>Top-level specifications for PLL generator</td>
<td>27</td>
</tr>
<tr>
<td>2.5</td>
<td>PLL performance comparison</td>
<td>29</td>
</tr>
<tr>
<td>3.1</td>
<td>Layout generator summary for C8 clock generator</td>
<td>37</td>
</tr>
<tr>
<td>3.2</td>
<td>TX performance comparison</td>
<td>41</td>
</tr>
<tr>
<td>4.1</td>
<td>SSPLL system settings</td>
<td>57</td>
</tr>
<tr>
<td>5.1</td>
<td>PLL performance comparison</td>
<td>87</td>
</tr>
<tr>
<td>6.1</td>
<td>TX performance comparison</td>
<td>99</td>
</tr>
</tbody>
</table>
Acknowledgments

I feel extremely fortunate to have a wonderful chance to study at UC Berkeley as a graduate student. I have received so much help from many individuals, and I am happily taking this opportunity to express my special thanks to them.

First of all, I would like to thank my advisor, Prof. Elad Alon, for his valuable advice, understanding, patience, encouragement and continuous support over the years. The achievement I’ve made wouldn’t be possible without his advice and support. He’s always willing to help his students to learn and make progress, and has been a great teacher and mentor to follow. I was deeply inspired by his knowledge as well as his passion to research and teaching. He has been very supportive to his students in all aspects as well. Whenever I have personal concerns and hardships, he kindly encouraged me with warm remarks and guidance. I’m very lucky to spend my time in his research group.

I also would like to thank Prof. Vladmir Stojanovic and Borivoje Nikolic, Prof. Lewei Lin, for being on my thesis and qualification exam committee. They greatly improved the quality of my research and thesis with valuable feedback.

My sincere thanks also goes to all BWRC staff, Ajith Amerasekera, Brian Richards, Fred Burghardt, James Dunn, Candy Corpus, and Yessica Bravo, for their tremendous help and support on my research. Without their assistance, it would not be possible to finish my study. In particular, I am grateful to Candy Corpus, who made my experience at BWRC as smooth and stress-free as possible, and James Dunn and Brian Richards, who helped me wrestle with CAD tools and computers.

All BWRC students are very talented and always willing to help out their colleagues. I thank them for their feedback, cooperation and friendship. Among them, I would like to especially thank Minsoo Choi. My graduation wouldn’t happen without his valuable help, feedback and the projects we worked on. He has been the best person to work with, and good friend. I also thank Jaeduk Han and Greg Lacaille, who advised me at the beginning my Ph.D career. I would like to thank Bozhi Yin, with whom I went through the days of Covid-19 shutdowns. I thank Zhaokai Liu, Luya Zhang, Sijun Du, Bo Zhao, Yue Dai, for his valuable feedback and help on my research. I thank Pengpeng Lu, Yongjun Li and Sen Lin, who helped me get used to the life of Berkeley.

Kuo, Ali Moin, Emily Navisky, Keertana Settaluri, Nicholas Sutardja, Ruochen Wang, Meng Wei, Bonjern Yang, Panagiotis Zarkos, Qichen Zhang, Matthew Anderson, Biqi Zhao and Andy Zhou.

Last but not the least, I would like to thank my parents and sister, for their unconditional love and continuous support throughout my life. To my best friend Yubin Zhang, Lei Wan, Bangan Liu and Heng Wu for being there through all the ups and downs. I would like to thank my master advisor Patrick Chiang and Zhiliang Hong, for the useful discussion with them. To my girlfriend Yajuan, for sharing all my laughs and tears. I can never get through my Ph.D journey without her support.
Chapter 1

Introduction

1.1 Motivation

The continue global increase mobile data usage [1] requires the data system to communicate faster and more efficiently (Figure 1.1(a)). SerDes and wireline communication form the critical backbone of modern communications systems. For example, in data centers, the serial interfaces between chips and systems require communication of various forms [2], within packages or backplanes, from the backplane to the top of the rack router, from rack to rack, and long-haul out of the datacenter across the country or the world (Figure 1.1(b)).

Figure 1.1: (a) Comparison of global mobile data traffic forecasts [1] and (b) different forms of serial interfaces in data centers [2].

So far, the data rate of the ultra-high-speed wireline IOs doubles every 3-4 years and the development of wireline transceiver exceeding > 200Gb/s [1], [2] has become the next goal [5], [6], [7], [8], [9], [10], [11], [12]. For example, PCIe data rates (Fig. 1.2(a)) have doubled every 3 years, and the 2022 PCIe standard is aiming to achieve 128Gb/s per pin and >256
Gb/s total bandwidth [3]. Fig. 1.2(b) also shows that per-lane Ethernet data rates [4] have doubled every 3.9 years, with standards targeting 200 Gb/s in 2026.

In a wireline transceiver, the clock generation and distribution circuit plays a crucial role. As the clock non-ideality is a major contribution of data random jitter, transmitter duty cycle distortion, quadrature error. The jitter transfer, jitter generation and jitter tolerance specifications of the receiver also closely related to the clock and data recovery circuit. As the clock and data recovery shares very similar analysis/design method with PLL, this thesis will focus on phase locked loop and clock distribution at the transmitter side. Table 1.1 shows the performance of clock generation and distribution of the papers in recent years. We can get that 1) the RMS Jitter from PLL and clock distribution is around 0.01UIp-p of
the data rate, and 2) the percentage of its power is around 30 – 50% of total transmitter power, which is also the guidelines of the designs in this thesis.

Table 1.1: Performance exploration of clock generation and distribution in SerDes TXs.

<table>
<thead>
<tr>
<th>Paper</th>
<th>Technology</th>
<th>Data Rate</th>
<th>Modulation</th>
<th>Clock Jitter</th>
<th>Clock Power</th>
<th>% of Clk Power</th>
</tr>
</thead>
<tbody>
<tr>
<td>JSSC’18 [13]</td>
<td>45nm</td>
<td>80Gb/s</td>
<td>PAM-4</td>
<td>228fs</td>
<td>18.3mW</td>
<td>41.5%</td>
</tr>
<tr>
<td>VLSI’18 [14]</td>
<td>16nm</td>
<td>112Gb/s</td>
<td>PAM-4</td>
<td>130fs</td>
<td>N/A</td>
<td>N/A</td>
</tr>
<tr>
<td>ISSCC’20 [12]</td>
<td>40nm</td>
<td>100Gb/s</td>
<td>PAM-4</td>
<td>External</td>
<td>162.0mW</td>
<td>26.2%</td>
</tr>
<tr>
<td>JSSC’19 [5]</td>
<td>14nm</td>
<td>128Gb/s</td>
<td>PAM-4</td>
<td>External</td>
<td>57.3mW (w/o PLL)</td>
<td>33.7%</td>
</tr>
<tr>
<td>JSSC’19 [6]</td>
<td>10nm</td>
<td>112Gb/s</td>
<td>PAM-4</td>
<td>154fs</td>
<td>97.9mW</td>
<td>50.8%</td>
</tr>
<tr>
<td>JSSC’16 [15]</td>
<td>16nm</td>
<td>64Gb/s</td>
<td>PAM-4</td>
<td>150fs</td>
<td>115.0mW</td>
<td>51.0%</td>
</tr>
</tbody>
</table>

As shown in Fig. 1.2(b) FinFET technologies below 16 nm have been widely used in high-speed links, since the transceivers used for System-on-Chip (SoC) interfaces follow process technology scaling necessitated by ”digital-first” architectures. Fortunately, the FinFET process is superior in providing a higher cut-off frequency and intrinsic gain compared to planar processes. This enables the SerDes circuits to meet the demands of ultra-high-speed interconnects.

However, as new process technologies are applied, the SerDes circuit design becomes increasingly complex and time-consuming. The design rule explosion at advanced technology nodes and increased sensitivity to routing parasitics with smaller feature sizes require repetitive design iterations. Additionally, reliability issues such as electromigration and dynamic voltage drop further lengthen the circuit design cycle.

To address these concerns, the Berkeley Analog Generator (BAG) 2.0 framework [16] was introduced, to enable fast circuit designs using executable generators. The generators, built within a Python-based framework, can produce DRC- and LVS-clean schematics and layouts alongside verification test benches with parameterized specification files. In addition, the framework allows designers to codify their design procedure into design scripts, which enables schematic and layout generation, extraction, simulation, and resizing procedures into automatic design iteration loops, drastically reducing the design and validation time.

Figure 1.3 shows BAG structure [16] split into three levels. In core scripts, the generator framework provides interfaces between Python and commercial CAD tools (Virtuoso, Calibre, EMX, etc.). It also provides various functions to draw or modify layouts and schematics and utilizes a routing grid system with a track manager to set wire widths and spacing. With process-specific primitives and technology parameters, various layout templates are designed to generate DRC-clean analog CMOS, digital CMOS, resistor, MOM capacitor and inductor layouts.

By using generator templates and the track system, circuit designers develop process-independent schematic and layout generators and create DRC- and LVS-clean instances with parameters and sizes specific to a particular technology. At the top level, designers
CHAPTER 1. INTRODUCTION

Figure 1.3: The hierarchy of Berkeley Analog Generator.

codify their design procedure into scripts that can generate test benches and alter design parameters to meet the target performance specifications. With the framework, designers can easily implement circuits and systems in a different technology merely by updating the process-specific primitives and parameters.

With the BAG framework, [17] and [18] demonstrate circuit design methodologies based on machine learning by converging circuit parameters to particular design specifications in a large design space using hundreds to thousands of simulations. While this procedure works effectively, the long convergence time limits both the size of the circuit and the number of design parameters. For this reason, the state-of-art ML-based design methodologies mainly focus on small-scale circuits, such as an operational amplifier and a simplified wireline receiver frontend. In designing large AMS circuits or systems, a traditional top-down or bottom-up design methodology is still preferred. By leveraging the experience of circuit designers, the number of iterations and the run time of the design script are drastically reduced.

In this thesis, we explore three topics to show the circuit designs with generator concept: 1) a bang-bang phase-locked loop (BBPLL) generator for 28/32Gbps SerDes, 2) a clock distribution circuit for 200Gbps PAM-4 transmitter, and 3) a 25GHz sub-100 fs sub-sampling PLL for 200Gbps transmitter and the whole 200Gbps transmitter with the PLL.

1.2 Thesis Organization

In Chapter 2, a phase-locked loop (PLL) generator is proposed based on BAG using top-down and bottom-up approaches. The proposed PLL generator automatically produces a top-level
CHAPTER 1. INTRODUCTION

schematic and layout of a PLL whose circuit parameters satisfy a target performance specification. The proposed generator is process-portable and proven in three different technology nodes from three different foundries. The total generation time took less than four days, showing that the proposed PLL generator enables fast PLL circuit design and technology portability. The simulated and measured performance of the generated PLL is comparable to one that is manually designed.

Chapter 3 discussed the clock distribution network for 200Gbps SerDes transmitter, with flexible timing control maximizes the timing margin between clock domains. The 200 Gbps transmitter is tested to verify the performance of the clock distribution circuit. In Chapter 4 the sub-100fs hybrid PLL for 200Gbps PAM-4 SerDes transmitter is discussed. This chapter begin with the PLL requirements and specifications, and then proceeds to the architecture of the tri-state type-I sub-sampling PLL. The circuits design and system simulation of the PLL are included as well. Chapter 5 shows the measurement setup and test results of the sub-100fs PLL.

In Chapter 6 the whole 200Gbps PAM-4 SerDes TX with PLL is presented. We discussed the system considerations and structure of the transmitter, and then the layout and test bench setup. After that, the measurements results of the 200Gbps TX is presented.

Chapter 7 concludes this work and future research directions, and Appendix A presents the detailed optimization problems for the VCO generator in Chapter 2.
Chapter 2

An Automated and Process-Portable Generator for Phase-Locked Loops

In this chapter, we propose a phase-locked loop (PLL) generator developed based on BAG using top-down and bottom-up approaches. The PLL generator automatically produces a top-level schematic and layout of a PLL whose circuit parameters satisfy a target performance specification. The proposed generator is process-portable and proven in three different technology nodes from three different foundries. The total generation time took less than four days, showing that the proposed PLL generator enables fast PLL circuit design and technology portability. The simulated and measured performance of the generated PLL is comparable to one that is manually designed.

2.1 Background

Analog Circuit Generation Flow

Figure 2.1 shows the proposed analog circuit generator flow with the traditional top-down and bottom-up design methodology using BAG. First, in the system design, the circuit architecture is chosen based on the system specifications, and the specifications of each block can be derived with system models, calculations and simulations. The interfaces between blocks and loading effects are considered in the block specifications, so the blocks can be merged in schematic and layout directly.

Then, at the bottom of the hierarchy, the devices are produced with the device-level generators. These devices including transistors, capacitors, inductors, varactors, etc., are the basic elements of analog circuits, similar to different kinds of bricks in Lego, with which houses, trees, castles can be assembled. Starting from the layout and schematic generators, a large number of devices with different parameters and sizes are characterized with simulation scripts to get the target performance specifications, and a look-up table is built on these
CHAPTER 2. AN AUTOMATED AND PROCESS-PORTABLE GENERATOR FOR PHASE-LOCKED LOOPS

7

Figure 2.1: Analog circuit generation flow using BAG.

Simulation results. Based on the look-up table, we can perform search or optimization algorithms to get the optimal device for a target specification.

Finally, at the middle level, the blocks are designed with the specifications from the system and the devices from the device generators. We can adopt direct sizing approach from simple block, such as the digital circuit designed manually, and use an automatic iteration loop to size a complex design and satisfy the system requirements.

Bang-Bang PLL

Bang-bang loops are widely used in wireline communication system components such as clock and data recovery (CDR) circuits [19], [20] and PLLs [21], [22]. The phase detector (PD) translates the input phase difference into a binary output, which simplifies integration with a digital or hybrid loop filter (LF). Compared to an analog filter, the required areas scale with technology node without performance degradation. A time-to-digital converter (TDC) can be also used for PDs in the digital domain, increasing the complexity of the circuit implementation. Since it is widely used in low-jitter applications, a bang-bang PLL is selected for this evaluation.

Figure 2.2 shows the proposed bang-bang PLL architecture, which is based on a hybrid loop architecture containing a digital frequency loop and an analog phase loop. The digital frequency loop includes a frequency detector (FD), a bang-bang PD and an integrator as digital frequency loop filter. The FD detects the frequency error by comparing the number of counted clock cycles from the reference clock to the divider ratio. The bang-bang PD is a single flip-flop (FF), which generates phase early and late information by sampling the reference clock by the divider output. The FD and PD outputs are combined with
programmable gain to drive the digital loop filter to generate control signals for frequency locking. The digital blocks are developed with Chisel \[23\] and elaborated to Verilog for digital synthesis.

![Bang-bang PLL architecture](image)

**Figure 2.2:** Bang-bang PLL architecture.

The analog block contains a clock divider and an LC voltage-controlled oscillator (VCO), as well as peripherals such as a capacitor digital-to-analog converter (DAC) driver, voltage DACs, and a proportional path buffer driving different frequency knobs of the VCO. Figure 2.3 shows a schematic diagram of the VCO, which includes a current mirror, NMOS/PMOS cross-coupled pairs, a capacitor DAC (CapDAC) and three varactors. One of the varactors is driven by a proportional buffer for phase control, with programmable gain $K_p$ to tune the PLL loop bandwidth. The frequency control includes an $N$-bit CapDAC and two other varactors driven by $N_1$-bit and $N_2$-bit DACs. For the CapDAC and varactors, the capacitor and corresponding frequency changes are labeled in Figure 2.3. The analog blocks are implemented with BAG, to create process-portable PLL instances.

### 2.2 PLL Generator and Design Methodologies

To generate the PLL, the parameterized schematic and layout generators are initially implemented to create subblock instances from bottom to top. Then, the block-level design scripts create block instances to meet block-level specifications from system models. Finally, the generated block instances are combined to produce a top-level instance that satisfies all PLL specifications.

The design methodologies for the PLL generator are classified into three types (Figure 2.4). The direct-sizing method adjusts the block size simply from fanout analysis or pre-defined interfaces. This method is suitable for top-level and non-critical blocks, including CapDAC buffer, divider, proportional path buffer and voltage DAC of the PLL. The design method based on look-up tables is used for single devices or low-level circuits such as cross-coupled pairs, inductors, MOM capacitors, and CapDAC switches. The iteration
loop method is used for critical blocks, which are power-consuming and determine the performance of the whole PLL system.

<table>
<thead>
<tr>
<th>Design Methodology</th>
<th>Direct Sizing</th>
<th>Look-up Table</th>
<th>Iteration Design</th>
</tr>
</thead>
<tbody>
<tr>
<td>Circuit Level</td>
<td>Non-critical blocks or top-level design</td>
<td>Single device, low-level circuits</td>
<td>Critical blocks</td>
</tr>
<tr>
<td>Examples</td>
<td>Serializer, Deserializer, PD logics, Clock divider</td>
<td>Inductor, MOM Cap, Varactor, CapDAC Switch, transistors</td>
<td>VCO, VCO buffer, CML driver</td>
</tr>
</tbody>
</table>

Figure 2.4: Three types of design methodologies for different levels of the PLL.

Schematic and Layout Generation

The process-portable circuit generator requires that the design instances, produced from the schematic and layout generators, are DRC- and LVS-clean in different technologies. Figure 2.5 shows the hierarchy of the PLL design using the XBase layout engine, including `TemplateBase`, `AnalogBase`, `DigitalBase`, `ResBase`, `CapBase` and `InductorBase`. It is notable that all layout generators are inherited from `TemplateBase` and merged within.
As shown in Figure 2.6, the layout generator first retrieves the layout parameters, and sizes the design to generate the layout for each block in Figure 2.5, where the new_template() function creates a lower-level instance in the Cadence library and the add_instance() function instantiates the instance in current layout. The schematic generator gets the schematic parameters from the layout generator and sizes the schematic template with design() functions to generate the schematic instance. LVS and extraction are run on the views of the instance to generate the extracted netlist for post-layout simulation. Figure 2.7 shows two VCO layouts with the 4-bit CapDAC, 1-turn inductor with radius of 20\(\mu m\) and the 3-bit CapDAC, 2-turn inductor with radius of 40\(\mu m\), respectively, demonstrating the flexibility.
and effectiveness of the layout generator. Finally, Table 2.1 summarizes the hierarchy and the corresponding number of lines for each level in VCO. The whole VCO is implemented with about 7000 lines of code, and the inductor accounts for 43% of them.

Figure 2.6: Schematic and layout generation flow example with the analog generator.

**Table 2.1: Layout generator summary for VCO.**

<table>
<thead>
<tr>
<th>Lv. 1</th>
<th>Lv. 2</th>
<th>Lv. 3</th>
<th>Lv. 4</th>
<th>Lv. 5</th>
<th>Lines of code</th>
</tr>
</thead>
<tbody>
<tr>
<td>VCO</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>217 (layout) + 1392 (generator)</td>
</tr>
<tr>
<td>Inductor</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>3032 (layout) + 365 (generator)</td>
</tr>
<tr>
<td>VCO Core</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>1584</td>
</tr>
<tr>
<td>CapDAC</td>
<td></td>
<td></td>
<td></td>
<td>CapDAC Unit</td>
<td>515</td>
</tr>
<tr>
<td>Cap Switch</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>289 (layout) + 114 (generator)</td>
</tr>
<tr>
<td>MOM Cap</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>398 (layout) + 233 (generator)</td>
</tr>
<tr>
<td>Varactor</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>269 (layout) + 264 (generator)</td>
</tr>
<tr>
<td>Cross-Coupled Pair</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>193</td>
</tr>
<tr>
<td>Current Mirror</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>347</td>
</tr>
<tr>
<td>Decouple Cap</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>--</td>
</tr>
</tbody>
</table>

**PLL Top-Level Analysis**

The block generators get block-level specifications from the system-level model. In this design, the VCO generator within the PLL generator requires the phase noise and frequency tuning range of the CapDAC and the fine, integral and proportional varactors. Figure 2.8 shows the PLL model, where $K_{pd}$ is the PD gain, $K_p$ is the proportional path gain, $K_I$ is
the integral path gain, $\Delta f_{\text{prop}}$ is the proportional frequency step, $K_{\text{vco}} \approx \Delta f_{\text{prop}}/V_{DD}$ is the VCO sensitivity to control voltage, and $N$ is the divider ratio.

Figure 2.7: VCO layout with (a) 4-bit CapDAC, 1-turn inductor with radius of 20$\mu$m and (b) 3-bit CapDAC, 2-turn inductor with radius of 40$\mu$m.

Figure 2.8: PLL model.
CHAPTER 2. AN AUTOMATED AND PROCESS-PORTABLE GENERATOR FOR PHASE-LOCKED LOOPS

The phase noise is dominated by the limit cycle jitter and VCO phase noise. The limit cycle jitter is caused by the latency of the loop, which is related to the update time $T_{\text{update}} (= 1/f_{\text{ref}})$, proportional and integral gain $K_P$ and $K_I$, proportional frequency step $K_{BB} = K_P \Delta f_{\text{prop}}$, and output frequency $f_o$.

\[
J_{\text{lc, pk-pk}} = T_{\text{update}} (K_P + K_I) \Delta f_{\text{prop}} / f_o \tag{2.1}
\]
\[
\approx T_{\text{update}} K_P \Delta f_{\text{prop}} / f_o \tag{2.2}
\]
\[
= T_{\text{update}} K_{BB} / f_o \tag{2.3}
\]

The VCO phase noise is high-pass filtered by the loop filter with the transfer function

\[
H_{\text{vco}}(s) = \frac{j\omega}{j\omega + K_{pd} K_P K_{vco} / N} \tag{2.4}
\]

where, the open loop gain $G(s)$ is $1 + K_{pd} K_P K_{vco} / j\omega N$, and the loop bandwidth $\omega_u$ is $K_{pd} K_P K_{vco} / N$. Consider the phase noise of a VCO with flicker noise is assumed as

\[
L(f) = \frac{1}{f^2} (K_w + \frac{K_f}{f}) \tag{2.5}
\]

the VCO phase noise and its transfer function are illustrated in Figure 2.9. By integrating the phase noise from low frequency $f_x$ to infinity, the integrated RMS jitter of the VCO is

\[
\sigma_{\text{vco}}^2 = 2 \int_{f_x}^{\infty} \frac{L(f)}{[1 + G(f)]^2} df \tag{2.6}
\]
\[
= \frac{K_w \pi}{f_u \cdot 2} \left[ \frac{2 K_f / K_w}{\pi / f_u} \ln \left( \frac{f_u}{f_x} \right) \right]
\]

\[
J_{\text{vco, rms}} = \sigma_{\text{vco}} / f_o \tag{2.7}
\]

So the total RMS jitter is

\[
J_{\text{total, rms}} = \sqrt{J_{\text{vco, rms}}^2 + J_{\text{lc, rms}}^2} \tag{2.8}
\]
where $J_{lm, \text{rms}} = J_{lm, \text{pk-pk}} / 2\sqrt{3}$ \footnote{For uniform distribution, the ratio between the interval length and the standard deviation is $2\sqrt{3}$}. Therefore, VCO phase noise decreases with a higher loop bandwidth (proportional to $K_{BB}$), and the limit cycle jitter increases when $K_{BB}$ rises. Similar to the analysis in \cite{21} and \cite{22}, the optimal $K_{BB}$ can be found, which determines $\Delta f_{\text{prop}}$ if $K_p$ is assumed. Furthermore, for the proper operation of a PLL, the loop bandwidth has to be smaller than the by the 1/10 of reference frequency, and $K_{BB}$ is limited to a maximum value \cite{24}.

Figure 2.10 shows the pll phase noise optimization with different proportional frequency step $K_{BB} = K_p \Delta f_{\text{prop}}$. As the proportional frequency step cannot be larger than 7.4MHz with the reference frequency limitation mentioned above, we chose the operation point just at the limited frequency and found the design solution which consumes the minimum power.

![Figure 2.10: Phase noise optimization of the BBPLL in this design.](image)

The VCO is also required to cover the frequency range under process, voltage and temperature (PVT) variations. The maximum and minimum frequency are restricted by $f_{\text{max}} - f_{\text{min}} = \alpha f_0$, where $\alpha$ is the frequency range ratio and $f_0$ is the center frequency. The frequency overlaps between CapDAC and fine varactor settings, as well as fine varactor and...
CHAPTER 2. AN AUTOMATED AND PROCESS-PORTABLE GENERATOR FOR PHASE-LOCKED LOOPS

integral varactor settings, guarantee continuous frequency tuning. Finally, to avoid jitter contribution from the frequency control loop, the frequency resolution of the integral varactor is required to be much higher than that of the proportional varactor. These conditions are listed as constraints in the optimizations of the VCO design.

Inductor Generator

When running block-level generators, device-level generators are required to provide the optimal devices for given specifications. For example, the device-level generators for the MOS transistors, inductors, MOM capacitors, and CapDAC switches in the VCO are based on the look-up table design method. These device generators follow a similar optimization approach except for their input parameters and performance specifications. In the following, the generator of inductors, MOM capacitors and CapDAC switches are used as examples to show the development of a device-level generator.

One particular issue in inductor generation is the potential for DRC errors in inductor layouts with certain parameters. For instance, when the radius of an inductor with multiple turns is too small, the layout is unfeasible because of some of the required paths are too short to meet DRC rules. To address this problem, a feasibility function is defined

\[
Feasibility(n, r, w, s) = \begin{cases} 
1 & \text{if } DRC \text{ clean} \\
0 & \text{if } DRC \text{ dirty}
\end{cases}
\]

(2.9)

where \( n \) is number of turns, \( r \) is radius, \( w \) is metal width and \( s \) is metal spacing. This function supports computations such as interpolation of the four variables and optimization for quality factor (\( Q \)) or area. When this function value is smaller than 1, the inductor is considered infeasible (Figure 2.11).

As shown in Figure 2.12, the inductor generator includes three parts. The first part is sweeping inductors of different sizes. Starting from the inductor schematic and layout generator, four parameters including radius, number of turns, metal width and space are swept. The generated layouts are sent to EMX for electromagnetic (EM) simulation and the inductance and \( Q \) are calculated based on the S-parameter results. The feasibility value is also included by checking the inductor layout.

In the second step, inductor query, an interpolation method is performed across the whole look-up table, to produce the inductor, \( Q \) and feasibility functions. With these functions, the inductance and \( Q \) are estimated to within an error of 1\%, as shown in Table 2.2. Finally, with the query functions, a search algorithm is implemented based on the look-up table for maximum \( Q \) or minimum size. The search result is used as a initial value for the openMDAO [25] optimization algorithm to further optimize the result. After an optimized inductor is generated, the S-parameter and model files are extracted by EM simulation for higher-level circuit simulations.
CHAPTER 2. AN AUTOMATED AND PROCESS-PORTABLE GENERATOR FOR PHASE-LOCKED LOOPS

Figure 2.11: Inductor feasibility check example (for given width and space).

Figure 2.12: Inductor generation flow.
CHAPTER 2. AN AUTOMATED AND PROCESS-PORTABLE GENERATOR FOR PHASE-LOCKED LOOPS

Table 2.2: Inductance and Q-factor comparison from inductor query function and EM simulation at 14GHz

<table>
<thead>
<tr>
<th>#</th>
<th>turn</th>
<th>radius (µm)</th>
<th>width (µm)</th>
<th>space (µm)</th>
<th>EM Sim</th>
<th>Calculation</th>
<th>Relative Error</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>Inductance (nH)</td>
<td>Q</td>
<td>Inductance (nH)</td>
</tr>
<tr>
<td>1</td>
<td>2</td>
<td>62</td>
<td>4.5</td>
<td>2.5</td>
<td>0.894</td>
<td>11.56</td>
<td>0.891</td>
</tr>
<tr>
<td>2</td>
<td>1</td>
<td>62</td>
<td>4.5</td>
<td>2.5</td>
<td>0.324</td>
<td>9.27</td>
<td>0.322</td>
</tr>
<tr>
<td>3</td>
<td>3</td>
<td>62</td>
<td>4.2</td>
<td>2.5</td>
<td>1.78</td>
<td>10.76</td>
<td>1.77</td>
</tr>
<tr>
<td>4</td>
<td>2</td>
<td>75</td>
<td>7</td>
<td>3.3</td>
<td>1.02</td>
<td>12.62</td>
<td>1.02</td>
</tr>
</tbody>
</table>

Varactor Generator

As it is difficult to change inductance of the tank on chip, the frequency of the VCO is usually modified by changing capacitance in the LC-tank, and the corresponding device to realize the function is varactor. There are two kinds of varactors in a CMOS technology [26], which are inversion-mode MOS (I-MOS) capacitor and accumulation-mode MOS (A-MOS) capacitor.

The inversion-mode varactor is based on a MOS transistor, with gate is one terminal, and drain, source, and base are connected together as the other terminal. As the name suggests, this type of varactor is in inversion mode. On the other hand, for the varactor in accumulation mode, the D–S diffusions (p-doped) from the PMOS device are replaced with n-doped diffusions. Though A-MOS varactors offers more linear transfer function between control voltage and capacitance, and higher Q, which results in better VCO phase noise performance. However, we use I-MOS varactors in this design due to its simplicity and compatibility with BAG.

For the varactor, the design parameters are the transistor channel length, number of fingers, and device threshold, which affects the average capacitance ($C_{var-avg}$), capacitance range ($C_{var-range}$) and quality factor ($Q_{var}$) of the varactors. Consider a LC-tank with CapDAC, and a varactor, the Q of total capacitors are

$$\frac{1}{Q_{total}} = \frac{C_{var-avg}}{C_{total}} \frac{1}{Q_{var}} + \frac{C_{CapDAC}}{C_{total}} \frac{1}{Q_{CapDAC}}$$  \hspace{1cm} (2.10)

where $Q_{total}$ is the Q of total capacitors, $C_{total}$ is the total capacitance, $C_{CapDAC}$ is the capacitance of the CapDAC, and $Q_{CapDAC}$ is the Q of the CapDAC. Therefore, to improve the Q of the total capacitors, for given capacitance tuning range of the varactor, we need the ratio between the Q and the average capacitance of the varactor ($Q_{var}/C_{var-avg}$) being as large as possible. As the tuning range is also critical for a varactor, the figure-of-merit ($FOM_{var}$) for a varactor is defined as

$$FOM_{var} = \frac{Q_{var}C_{var-range}}{C_{var-avg}}$$  \hspace{1cm} (2.11)
Figure 2.13 shows the capacitance tuning range, capacitance ratio between tuning range an average capacitance, Q and FOM versus different number of fingers and channel lengths for ulvt varactors. As the figures suggest, the longer channel length provides large ratio between varactor capacitance range and average capacitance, while the channel lengths in the middle provides the best Q. This can be explained by the gate resistance and channel resistance. When the channel length is small, the gate resistance is dominant, and reversely, the channel resistance is dominant. Hence, in total, the channel lengths 36 nm and 72 nm provide the optimal FOM values, and channel lengths 76 nm, 80 nm, 84 nm, 88 nm and 90 nm also offer reasonable FOM values.

Hence, similar to the generation procedure of inductor, the varactors with optimal FOM
are chosen to make the look-up table for the searching algorithms. Figure 2.14 shows the average capacitance, number of fingers, channel length and transistor threshold versus capacitance tuning range of these optimal varactors. As expected, the average capacitance and number of fingers increases with the rising of capacitance tuning range. The optimal channel lengths vary from 36 nm to 90 nm, and most of the optimal device are svf devices.

Figure 2.14: (a) average capacitance, (b) number of fingers, (c) channel length and (d) transistor threshold versus capacitance tuning range of optimal varactors.

**MOM Capacitor Generator**

The MOM capacitors are made up of inter-digitated fingers on multiple stacked metal layers, and a replacement of MIM capacitor for their compatibility with standard CMOS technology, which shows high density with the process scaling. In MOM capacitors, the main parameters are width, height and layers of the stack-up metal. The metal layers used by the MOM capacitors affects its capacitance, parasitic capacitance of one terminal and Q. Table 2.3
compares $10 \times 10 \mu m^2$ capacitors using different metal layers with the top layer fixed to M6 in TSMC 16nm.

Table 2.3: Comparison of MOM capacitor with different layers.

<table>
<thead>
<tr>
<th>layer</th>
<th>Capacitance</th>
<th>Parasitic Cap</th>
<th>Percentage</th>
<th>Q value</th>
</tr>
</thead>
<tbody>
<tr>
<td>M1-M6</td>
<td>485.88 fF</td>
<td>9.25 fF</td>
<td>1.90%</td>
<td>6.08</td>
</tr>
<tr>
<td>M2-M6</td>
<td>403.05 fF</td>
<td>6.33 fF</td>
<td>1.58%</td>
<td>6.89</td>
</tr>
<tr>
<td>M3-M6</td>
<td>325.61 fF</td>
<td>5.15 fF</td>
<td>1.58%</td>
<td>7.98</td>
</tr>
<tr>
<td>M4-M6</td>
<td>243.92 fF</td>
<td>3.72 fF</td>
<td>1.52%</td>
<td>34.65</td>
</tr>
<tr>
<td>M5-M6</td>
<td>165.70 fF</td>
<td>3.06 fF</td>
<td>1.85%</td>
<td>432.66</td>
</tr>
</tbody>
</table>

In this particular process, for the applications of MOM capacitors, where the Q are critical (capacitors in the LC tank or AC-coupling capacitors), we would like to use MOM
CHAPTER 2. AN AUTOMATED AND PROCESS-PORTABLE GENERATOR FOR PHASE-LOCKED LOOPS

capacitors with layers from M5 to M6. For the DC coupling capacitors, M1 to M6 are the optimal stack-up layers for their high capacitance density. Otherwise, for other applications, to reduce the bottom-plate capacitance ratio, the MOM capacitors with layers from M4 to M6 are preferable. Figure 2.15 shows the capacitance, Q and parasitic capacitance of MOM capacitors using M5 and M6 with different width and height, which are stored as the look-up table. Based on the look-up tables, Figure 2.16 shows the height and parasitic capacitance interpolation functions for 4 µm wide MOM capacitors using M5 and M6 with different capacitances. These functions can be used to find the dimensions and estimate the parasitic capacitance for capacitors with given capacitance.

![Figure 2.16: (a) Height and (b) parasitic capacitance of one terminal for 4 µm wide MOM capacitors using M5 and M6 with different capacitances.](image)

CapDAC Switch Generator

In the LC VCO, the coarse resonate frequency is modified by turning on or off the switches in a CapDAC, as the capacitance represented to the LC tank changes. However, the switch resistance and parasitic capacitance will affect the tank Q and the VCO design.

Figure 2.17 shows the circuit diagram of capacitor switch used in the CapDAC. While transistor M0 is the differential switch that controls the on and off of two capacitors, transistor M1 and M2 provide bias to the M1 drain and source. In real designs, transistor M0 is sized to reduce the turn-on resistance, and transistor M1 and M2 use minimum sizes to avoid extra parasitic capacitance.

Figure 2.18 plots the resistance and parasitic capacitance, by sweeping the number of fingers of transistor M0 with transistors of different thresholds. As expected, the ulvt devices provides the minimum resistance, while almost same parasitic capacitance. The results are saved into a look-up table for high-level circuit generation.
CHAPTER 2. AN AUTOMATED AND PROCESS-PORTABLE GENERATOR FOR PHASE-LOCKED LOOPS

22

Figure 2.17: Capacitance switch circuit diagram.

Figure 2.18: Capacitance switch simulation results.

VCO Design Procedure

The LC VCO is designed with an iteration loop, due to the crucial role that influences the power, phase noise and frequency range of the PLL. The aim for the VCO design is to satisfy given phase noise, frequency range, and frequency resolution specifications with minimized power. Before looking into the design procedure, the design considerations of phase noise and frequency planning are discussed as follows.

First, the phase noise of a LC VCO is defined by Leeson’s equation

\[ \mathcal{L}(\omega_m) = (1 + NF) \cdot \frac{1}{V_o^2} \cdot \frac{kT}{C} \cdot \frac{\omega_o}{Q} \cdot \frac{1}{\omega_m^2} \]  

\[ (2.12) \]

where, \( \omega_m \) is the offset frequency, \( NF \) is the noise factor, \( V_o^2 \) is the output amplitude, \( kT \) is Boltzmann’s constant times the temperature of observation, \( C \) is the tank capacitance, \( \omega_o \) is the oscillating frequency, \( Q \) is the tank quality factor. Interestingly, the inductance \( L \) is not
shown in Equation 2.12 but embedded in the oscillating frequency. The output amplitude of the VCO is related to the bias current $I_b$ and tank parallel resistance $R_p$, and can be calculated as

$$V_o = \frac{2}{\pi} I_b R_p = \frac{2}{\pi} \omega I_b Q L$$

(2.13)

The right side of Equation 2.13 is due to the property of a parallel LC tank, where $Q = R_p/\omega L$. Figure 2.19 (a) shows VCO output amplitude versus bias current [28]. When the current increases from a small value, the output amplitude follows Equation 2.13 initially, and then becomes saturated by the supply rails. When in saturation, the MOS transistors stay in triode region limited the supply rails, and the reduce its output impedance causes the tank parallel resistance $R_p$ decreases. Therefore, the two regions are called current-limited (I-limited) and voltage-limited (V-limited) regions. In the I-limited region, the phase noise improves with the increase of output amplitude $V_o$. However, in V-limited region, the phase noise becomes worse due to the extra current noise injection from the current mirror and cross-coupled pair transistors, but nearly constant output amplitude $V_{max}$. Considering the phase noise, power consumption and efficiency, the current value between the I-limited region and V-limited region is the optimal bias point. This operation point determines the size of the transistors, if the overdrive voltages $V*$ of transistors of the current mirror and cross-coupled pair are assumed.

![VCO output amplitude and phase noise versus bias current](image)

Figure 2.19: VCO (a) output amplitude and (b) phase noise versus bias current.

Then, for the tank capacitance $C$ and quality factor $Q$, consider that the tank inductance reduces, the tank capacitance has to increase to maintain the oscillating frequency. This is done by sizing up all the components in the VCO except the inductor, including the CapDAC, varactors, cross-coupled pair and current mirror transistors, so the ratio between variable capacitance and total capacitance stays constant, and hence the same goes for the frequency tuning range and resolution. Similarly, the current are sized up by the same ratio to keep identical voltage biases of the transistors. Assume that the Q of the tank does not vary
too much, with the increase of tank capacitance, the phase noise becomes better, showing a trade-off between power and phase noise (Figure 2.20).

Finally, to minimize the noise factor, the flicker noise from the tail current source are suppressed by increasing its transistor lengths, and use reasonable current mirror ratio. The AM-PM noise conversion are considered by choosing reasonable varactor sizes and CapDAC bit, which is four in this design.

As shown in Figure 2.3 of the VCO, the phase control is through a varactor, and the frequency control includes an $N$-bit CapDAC and two varactors. The CapDAC and the fine varactor aims to cover enough frequency tuning range, and the fine varactor provides tiny capacitance variation for frequency resolution.

Figure 2.21 depicts a single-ended model of the VCO tank, where the frequency range and resolution are affected by the inductor $L$, capacitor DAC, fine-tuning varactor $C_{fine}$, routing parasitic capacitor $C_{par}$, load capacitance $C_L$, explicit capacitor $C_{exp}$, integral-tuning varactor $C_{int}$ and proportional path varactor $C_{prop}$. $R_L$, $R_{fine}$, $R_{int}$ and $R_{prop}$ are the parasitic resistances of the inductor and the fine, integral, and proportional varactors, which determine the tank $Q$. $R_{sw}$, $C_{su}$ and $C_p$ are the resistance of the unit switch the capacitance and bottom plate capacitance of the unit MOM capacitor in the CapDAC, respectively. The Capacitor DAC is split into $N$ units with a capacitor and switch of $N_{sw}$ fingers. Based on the model, two optimization problems (A.5 and A.10 in Appendix A) are derived to meet the frequency range and resolution specification.

Figure 2.22 shows the VCO design flow as three steps. The design flow starts by generating an inductor with the maximum $Q$ factor for a given initial inductance value estimated from an initial phase noise factor.

In step one, $C_{prop}$, $C_{int}$ and $C_{exp}$ are modeled as a fixed capacitor $C'_{exp}$. Based on the initial inductance, the VCO generator decides the fine tuning varactor capacitance, the CapDAC unit capacitance $C$ and the capacitor switch $N_{sw}$ (Figure 2.21) by maximizing

Figure 2.20: VCO Bias current, tank capacitance, $Q$ and phase noise versus tank inductance, for the same frequency range and resolution.
the resonant tank Q factor with frequency range constraints, as shown in Equations 1 of Figure 2.22. However, the size of the cross-coupled pair and its parasitic capacitance are still undetermined when running the searching algorithm, and the frequency drops after taking it into consideration. To address this problem, when the cross-coupled pair is sized, its parasitic capacitance is returned to the searching algorithm until the size of the cross-coupled pair converges to a stable value.

Similarly, the routing parasitics were initially neglected, causing a frequency gap between calculation and simulation. This parasitic capacitance is included in $C_{par}$ and updated by equation (2.14) after each simulation and sent back to the search algorithm until the frequency converges to the design specifications.

$$C_{par,new} = C_{par,old} + \frac{1}{4\pi^2L}\left(\frac{1}{f^2_{sim}} - \frac{1}{f^2_{cal}}\right) \tag{2.14}$$

Another search algorithm designs the integral and proportional varactors, by maximizing tank Q with frequency overlap and resolution constraints, as shown in Equations 2 of Figure 2.22. From Equations 3 of Figure 2.22, once output amplitude $V_0$ and center frequency $f_0$ are determined, the reduction in inductance $L$ causes a increase of total capacitance $C$ and bias current $I_b$, as well as an improvement in phase noise. Therefore, after checking the phase noise result from post-layout simulation, the loop iterates with decreasing inductance until the phase noise specification is satisfied.

### 2.3 Simulation and Measurement Results

The PLL generator is tested in three CMOS FinFET technologies, TSMC 16nm, GF 14nm and Intel 22nm. The design time to generate a full layout is less than four days, including less than 20 minutes for schematic and layout generation, 12-37 hours for VCO generation and one day for adding dummy fill and I/O pads with electrostatic discharge (ESD) protection. The time differences of VCO generation are mainly caused by the extraction and
CHAPTER 2. AN AUTOMATED AND PROCESS-PORTABLE GENERATOR FOR PHASE-LOCKED LOOPS

Figure 2.22: Automatic VCO design flow.

Equation 1:

$$\max_{N_{sw}, C, C_{low}} \frac{C_{tot} / (2^N - 1) C_{on}}{Q_{CapDAC}} + \frac{C_{line, avg}}{Q_{line}}$$

subject to:

- $$C_{line, max} - C_{line, min} \geq \delta (C_{on} - C_{off})$$
- $$f_{0, min} \geq 1/2 \pi \sqrt{L/C_{max}}$$
- $$f_{0, max} \leq 1/2 \pi \sqrt{L/C_{min}}$$
- $$C_{max} = C_m + (2^N - 1) C_{on} + C_{line, max}$$
- $$C_{min} = C_m + (2^N - 1) C_{on} + C_{line, min}$$
- $$C_m = C_L + C_{exp} + C_{par} + C_{prop}$$
- $$C_{tot} = C_m + 2^{N-1} (C_{on} + C_{prop}) + C_{line, avg}$$
- $$C_{on} = C$$
- $$C_{off} = C \left(1 + N_{sw} C_{sw}\right)$$
- $$Q_{CapDAC} = \omega C R_{SW} / N_{sw}$$
- $$Q_{line} = \omega C_{line, avg} R_{line}$$

Equation 2:

$$\max_{C_{int, avg}, C_{prop, avg}} \frac{C_{tot} / (2^N - 1) C_{int, avg}}{Q_{int}} + \frac{C_{prop, avg}}{Q_{prop}}$$

subject to:

- $$C_{int, max} - C_{int, min} \geq (C_{line, max} - C_{line, min}) / 2^{N_i}$$
- $$C_{prop, max} - C_{prop, min} \geq (C_{int, max} - C_{int, min}) / 2^{N_p}$$
- $$\Delta f_{prop} = f_{prop, max} - f_{prop, min}$$
- $$f_{prop, max} = 1/2 \pi \sqrt{L(C_m + C_{int, avg} + C_{prop, max})}$$
- $$f_{prop, min} = 1/2 \pi \sqrt{L(C_m + C_{int, avg} + C_{prop, min})}$$
- $$Q_{int} = \omega C_{int, avg} R_{int}$$
- $$Q_{prop} = C_{prop, avg} R_{prop}$$
- $$C_{exp} = C_{exp} - C_{int, avg} - C_{prop, avg}$$

Equation 3:

$$L(\Delta \omega) = (1 + F) \frac{1}{V_0^2} \frac{k T \omega_0}{C Q} \frac{1}{\Delta \omega^2}$$

$$V_0 = \frac{2}{\pi} I_b R_p = \frac{2}{\pi} I_b \frac{\omega_0 L}{Q_{tank}}$$

$$\omega_0 = \frac{1}{\sqrt{LC}} = 2 \pi f_0$$
Table 2.4: Top-level specifications for PLL generator

<table>
<thead>
<tr>
<th>Specification</th>
<th>Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>Center frequency $f_0$</td>
<td>14 GHz</td>
</tr>
<tr>
<td>Total RMS Jitter $J_{tot}$</td>
<td>600 fs</td>
</tr>
<tr>
<td>Frequency range ratio $\alpha$</td>
<td>20%</td>
</tr>
<tr>
<td>Overlap ratio $\delta$</td>
<td>20%</td>
</tr>
<tr>
<td>CapDAC bits</td>
<td>4</td>
</tr>
<tr>
<td>Fine DAC bits</td>
<td>8</td>
</tr>
<tr>
<td>Integral DAC bits</td>
<td>7</td>
</tr>
<tr>
<td>Proportional gain $K_p$</td>
<td>0.15</td>
</tr>
<tr>
<td>Proportional frequency step $\Delta f_{prop}$</td>
<td>33 MHz</td>
</tr>
</tbody>
</table>

Figure 2.23: Generated PLL layouts at (a) GF 14nm and (b) Intel 22nm technologies.

Simulation procedures in different technologies. The specifications and parameters are shown in Table 2.4. Figure 2.23 shows the PLL layouts in GF 14nm and Intel 22nm technologies. The core areas of the two layouts are 0.043$mm^2$ and 0.048$mm^2$. Figure 2.24 shows the PLL micrograph located in a 28Gb/s/32Gb/s SerDes of TSMC16nm process, with the core area being 0.042$mm^2$. Figure 2.25 shows the measured phase noise of PLL; the integrated jitter is 565.4 fs in the 1kHz to 100MHz frequency range with a power of 6.64mW from a 0.9V supply.

Figure 2.26 shows the simulated phase noise and frequencies with different CapDAC settings of the generated VCO in three different processes under specifications of -100dBc/Hz phase noise at 1MHz offset and 20% range of the 14GHz center frequency. From the results, the three designs meet the target design specifications, validating the effectiveness of the VCO design scripts and demonstrating their process portability.
2.4 Summary

In this chapter, a complete process-portable LC PLL generator is developed and with instances generated in multiple technology nodes. The layout and schematics instances are DRC- and LVS-clean. Three different kinds of design methodologies are introduced and used to generate the PLL instance meeting design specs automatically. The measurement results of the fabricated 16nm chip demonstrate the performance is comparable to a manually designed circuit, meeting the specifications for high-speed wireline links.
CHAPTER 2. AN AUTOMATED AND PROCESS-PORTABLE GENERATOR FOR PHASE-LOCKED LOOPS

Figure 2.26: Simulated VCO performance in three different technologies: (a) Phase noise and (b) frequency range with CapDAC control.

Table 2.5: PLL performance comparison.

<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>Architecture</td>
<td>Injection-locked + Ring VCO</td>
<td>PFD + Ring Sampling + LC VCO</td>
<td>Bang-Bang + LC DCO</td>
<td>Bang-Bang + LC VCO</td>
<td></td>
</tr>
<tr>
<td>Ref. Clk</td>
<td>1.875GHz</td>
<td>625MHz</td>
<td>450Mhz</td>
<td>245MHz</td>
<td>875MHz</td>
</tr>
<tr>
<td>Power(mW)</td>
<td>46.2</td>
<td>7.6</td>
<td>25.2</td>
<td>20.4</td>
<td>6.64</td>
</tr>
<tr>
<td>Technology</td>
<td>20nm</td>
<td>65nm</td>
<td>16nm</td>
<td>65nm</td>
<td>16nm</td>
</tr>
<tr>
<td>Supply(V)</td>
<td>1.25/1.0</td>
<td>1.2</td>
<td>0.9/1.8</td>
<td>1.1/1.2</td>
<td>0.9</td>
</tr>
<tr>
<td>Area(mm²)</td>
<td>0.044</td>
<td>0.009</td>
<td>0.39</td>
<td>0.088</td>
<td>0.042</td>
</tr>
<tr>
<td>RMS Jitter</td>
<td>268fs</td>
<td>414fs</td>
<td>164fs</td>
<td>335fs</td>
<td>565.4fs</td>
</tr>
<tr>
<td>$FOM_J$ (dB)</td>
<td>-234.8</td>
<td>-238.8</td>
<td>-241.7</td>
<td>-236.1</td>
<td>-236.7</td>
</tr>
</tbody>
</table>

$FOM_J = 10\log\left(\frac{\sigma_{rms}}{1s} \cdot \frac{Power}{1mW}\right)$
Chapter 3

Clock Distribution for 200Gb/s PAM-4 SerDes TX

For ultra-high-speed wireline IOs, the development of wireline TX exceeding 200Gb/s has become the next goal. This chapter provides a flexible clock distribution network for a 200Gb/s pulse amplitude modulation four-level transmitter using the layout generators in 28nm CMOS technology [33],[34].

3.1 200Gb/s TX architecture and Clock Distribution Requirements

Figure 3.1: TX data path diagram and its requirements for clock distribution.

Figure 3.1 shows the structure of the data path, which consists of pattern generators, 128:8 serializers, a thermometer encoder, retimers, and three FFE driver bundles which are
equally weighted. In PAM-4 mode, the three retimers receive three thermometer-encoded signals \( (T8_{A/B/C}) \), while in NRZ mode, they receive three identical signals from thermometer encoder. The retimer outputs \( (D8_{A/B/C}) \) are sent to the three driver bundles, each composed of six segments connected in parallel. The output currents from the segments are summed in a customized termination network with 90 \( \Omega \) resistors, pull-up current sources and electrostatic discharge (ESD) protection diodes. The T-coils inserted between the termination network and pads [7, 15, 35] are designed to minimize the worst-case ISI pattern.

From the diagram of Figure 3.1, the data path received three clocks with stringent timing constraints, which are 25 \( GHz \) C4 clock for 4:1 MUX, 12.5 \( GHz \) C8 clock for 8:4 MUX and 12.5 \( GHz \) C8’ clock for Serializers and retimers. For example, the setup time and hold time of the 4:1 MUX are \(< 10 \text{ ps}\). Considering the delay variation of the 8:4 MUX, C8 clock distribution and C4 clock distribution, it is extremely hard to satisfy the timing requirements at different PVT corners. Furthermore, due to the segmented data path architecture, the capacitive load from eighteen driver and FFE segments for the clock distribution is large. For C4 clock of highest frequency, the capacitive load is about 290 \( fF \). Finally, The 4:1 MUX requires a clock distribution network to correct duty-cycle error and quadrature error for a output eye diagram without distortions.

Therefore, the clock distribution network (3.2) includes three blocks with programmable delay. C4 clock distribution corrects the duty-cycle error and quadrature distortion and drive the large load from 4:1 MUX. C8 and C8’ clock distribution offers delay variation to meet the time margin between clock domains.

Figure 3.2: TX data path diagram and its requirements for clock distribution.
3.2 Implementation of Clock Distribution Network

Figure 3.3 shows the C4 clock generation, which receives a differential 25 GHz clocks followed by an injection-locked (IL) quadrature clock generator. The dedicated duty-cycle correction (DCC) and quadrature error correction (QEC) circuits are used to compensate duty-cycle distortion and quadrature errors. The data path receives the four-phase 25 GHz clocks (C4_t/Q) through a resonant clock buffer.

The C8 clock generation divides the outputs of the C4 clock generation and produce two pairs of four-phase 12.5 GHz clocks. Each pair of C8 clocks is distributed to the data path by C8 clock buffers through a phase interpolator (PI) and a digitally controlled delay line (DCDL), which serve as coarse/fine skew control to suppress the C8 quadrature errors and maximize the timing margins between clock domains.

Clock Path: C4 Clock Distribution

Fig. 3.4 shows the C4 clock distribution circuit. Firstly, the external differential clock is received through a TIA-based clock RX to match the 50 Ω transmission line impedance and determine the output common-mode voltage. The quadrature clock is generated with an open-loop injection-locked quadrature clock generator, which consists of 4 stages of cas-
caded I/Q clock correlators [36]. The I/Q error is <0.91% at 30.37 mW. The phase noise is approximately -134.18 dBc/Hz at 1MHz offset. The residual I/Q phase errors of the quadrature clock are corrected by a current-controlled delay line [37] driven by a 7-bit current DAC. From post-layout simulation, we observe that the delay line provides a 1.4 ps tuning range at a maximum step size of 53 fs. This is enough to minimize the deterministic jitter at the 4:1 MUX introduced from clock distribution. Finally, two resonant clock buffers are adopted to drive the load capacitance of the 4:1 MUX along the datapath. Inductors with $L = 142\, \mu H$ resonate with the total load capacitance, consisting of the input capacitance of the 4:1 MUX and routing parasitics at 25 GHz, to lower power consumption. The buffers in the final stage are ac-coupled, so the duty cycle errors of the output clock can be compensated by adjusting the input dc voltage. In post-layout simulations, the resonant buffer consumes 49.14 mW, which is approximately 60% of the buffer power when inductors are not used. Fig. 3.5 shows the 25 GHz duty cycle of the output clock versus input bias voltage under different corners and temperatures in post-layout simulation.
CHAPTER 3. CLOCK DISTRIBUTION FOR 200GB/S PAM-4 SERDES TX

Figure 3.5: Simulated C4 clock duty cycle versus input bias voltage under different corners and temperatures.

Figure 3.6: Block diagram of the C8 clock path and circuit details.

Clock Path: C8 Clock Distribution
To accommodate the delay across the 8:4 MUX, the 4:1 MUX, and the local clock buffer in the TX segments across PVT corners and to leave sufficient margin for the final 4:1
MUX, the C8 and C8’ clock paths are designed with flexible delays. First, the C4 clocks go through a C2MOS frequency divider, which can operate at 25 GHz across PVT corners and provide a large output swing to avoid the use of an extra CML-to-CMOS circuit. The divider consumes 8.93 mW of power in post-layout simulation. The divided clocks are then applied to an 5-bit inverter-based PI [38]. To improve the linearity, in the first stage, the 8-phase clocks are generated from the I/Q clocks, and the interpolated clocks are subsequently generated in the second stage. As shown in Fig. 3.7, the two-stage PI increases linearity, with a maximum error of $\sim 2.5\%$ observed in post-layout simulation. To achieve a finer resolution and remove quadrature error, the current-controlled delay line, which has a resolution of 175 fs and a 4.6 ps tuning range, is used. Ac-coupled buffers, similar to the ones used in the C4 clock distribution but excluding resonant inductors, are applied to drive the data path. Additionally, the duty cycle error can be adjusted via the input dc voltage, as in the case of the C4 buffer.

### 3.3 Circuit Generation

The proposed TX is primarily designed using BAG. Only top-level integration and the design of a handful of blocks, including ESD diodes and clock distribution wires, is done manually. First, Python-based layout generation scripts are written to describe circuit instance placement, routing, and/or power grid filling. These scripts extend the XBase layout engine [16] using different layout templates such as TemplateBase, AnalogBase, DigitalBase, etc. The schematic generators are implemented with programmable device sizes. Utilizing process-specific input parameters associated with the grid, routing tracks, and device sizes, the layout
and schematic generators produce DRC- and LVS-clean layouts.

In the generator design flow, the specifications and initial input parameters of the blocks and sub-blocks are derived from top to bottom. Then, the block-level designs are generated with BAG and extracted and verified manually to check whether specifications are satisfied. Iterations involving input parameter resizing, schematic and layout regeneration, and post-layout design simulation are performed until the design specifications are met. Finally, the generated block instances are combined to produce a top-level instance that satisfies all specifications. Because the time to regenerate a layout and schematic with modified sizes is less than 5 minutes, design iterations using this flow are only limited by simulation time. Fig. 3.8(a) and (b) show two C4 clock distribution layouts with a 1-turn inductor of radius 30-$\mu$m and 2-turn inductor of radius 50-$\mu$m, respectively, demonstrating the flexibility and effectiveness of the layout generator.

Fig. 3.9 shows the hierarchy and flow of the TX design using the XBase layout engine. The schematic and layout generators fetch the design parameters and sizes to generate the schematic and layout for each block. For example, the schematic and layout of C8 clock generator are generated and extracted by running the BAG script. Post-layout simulations
are performed, and the input parameters are adjusted until the bandwidth and rise/fall times meet requirements. Using a similar procedure, the high-level blocks are generated, such as the 128:8 serializer, 4:1 MUX and driver, T-coil, C4 and C8 clock distributions, current DAC, and voltage DAC. Finally, the customized blocks, digital design, and generated layouts are merged manually to produce the proposed top-level TX. Table 3.1 uses a C8 clock generator as an example to summarize the hierarchy and the number of lines for each level.
3.4 Measurement Results

The two prototype TXs (with and without ESD protection diodes) were fabricated in a 28nm planar CMOS technology. The TX occupies an active area of 0.4323 mm$^2$ (Fig. 3.10). Fig. 3.11 shows the measurement setup. The output of the Keysight E8257D clock signal source is connected to a balun to generate the differential clock. This clock is fed to the chip via test probes. The chip’s output data, also retrieved using test probes, is fed to the headers of the Keysight 86118A module through a dc block. The total channel loss through the probes, cables, dc blocks and limited bandwidth of the sampling scope header is approximately 6 dB.

Fig. 3.12 compares the 25GHz clock from signal generator and 50GHz clock pattern from the TX output, showing merely 8fs extra measured jitter from the clock distribution circuit.

Fig. 3.13 shows the data eye diagrams when applying PRBS7 patterns without and with ESD protection. Without ESD protection, the TX achieves a data rate up to 100 Gb/s using an NRZ pattern (Fig. 3.13(a)) and 200 Gb/s using a PAM-4 pattern (Fig. 3.13(c)). Due to the ESD capacitance, the TX with ESD protection achieves a data rate up to 180 Gb/s using a PAM-4 pattern (Fig. 3.13(d)). We also show that the data rate is 90 Gb/s when using the NRZ pattern (Fig. 3.13(b)). The coarse and fine FFE coefficients for different scenarios are
also indicated under the eye diagrams. The level mismatch ratios (RLM) of the PAM-4 eye diagrams are 98.4% and 98.2% respectively, meeting the requirement of >95% specified by relevant standards [39], [40]. As shown in the FFE coefficients of Fig. 3.13 under different scenarios, the re-configurable FFE provides flexibility to change the FFE from having one main-tap with one pre-tap and one post-tap to having one main-tap and two post-taps. This allows the FFE to accommodate different channels and data patterns, while maintaining the best performance.

Fig. 3.14 shows the power breakdown of the chip based on post-layout simulation, in which the FFE segments, C8 clock distribution, and C4 clock distribution consume approximately 46.4%, 22.9%, and 18.5% of the total power, respectively. Finally, Table 3.2 compares this article with the recently reported PAM-4 TXs operating above 100 Gb/s. With a planar
CMOS technology, the proposed TX achieves the highest data rate with reasonable energy efficiency.

3.5 Summary

A flexible clock distribution network for a 200Gbps pulse amplitude modulation four-level transmitter is designed using the layout generators in 28nm CMOS technology. The proposed TX achieves an eye opening with > 52.9mV eye height, 0.36UI eye width, 98% RLM and 4.63pJ/b at 200Gbps PAM-4 signaling under > 6dB channel loss at 50GHz, demonstrating the effectiveness of the clock distribution circuit.
Table 3.2: TX performance comparison

<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>Technology</td>
<td>14nm</td>
<td>10nm</td>
<td>14nm</td>
<td>7nm</td>
<td>40nm</td>
<td>10nm</td>
<td>28nm</td>
</tr>
<tr>
<td>Architecture</td>
<td>Quarter-rate</td>
<td>Quarter-rate</td>
<td>Quarter-rate</td>
<td>Quarter-rate</td>
<td>Quarter-rate</td>
<td>Quarter-rate</td>
<td>Quarter-rate</td>
</tr>
<tr>
<td>Clock Source</td>
<td>External</td>
<td>On-chip</td>
<td>External</td>
<td>External</td>
<td>External</td>
<td>On-chip</td>
<td>External</td>
</tr>
<tr>
<td>Output Swing w/o FFE (V_{ppd})</td>
<td>1</td>
<td>0.75</td>
<td>0.92</td>
<td>N/A</td>
<td>0.56</td>
<td>1.0</td>
<td>0.8</td>
</tr>
<tr>
<td>FFE</td>
<td>3-tap</td>
<td>3-tap</td>
<td>8-tap</td>
<td>8-tap</td>
<td>8-tap</td>
<td>8-tap</td>
<td>5-tap</td>
</tr>
<tr>
<td>ESD Protection</td>
<td>Yes</td>
<td>Yes</td>
<td>Yes</td>
<td>Yes</td>
<td>No</td>
<td>Yes</td>
<td>Yes</td>
</tr>
<tr>
<td>Signaling</td>
<td>PAM-4</td>
<td>NRZ</td>
<td>PAM-4</td>
<td>NRZ</td>
<td>PAM-4</td>
<td>NRZ</td>
<td>PAM-4</td>
</tr>
<tr>
<td>Data Rate (Gb/s)</td>
<td>128</td>
<td>64</td>
<td>112</td>
<td>56</td>
<td>112</td>
<td>56</td>
<td>112</td>
</tr>
<tr>
<td>Efficiency (pJ/bit)</td>
<td>1.3</td>
<td>2.7</td>
<td>1.72</td>
<td>3.44</td>
<td>2.6</td>
<td>5.2</td>
<td>1.40</td>
</tr>
<tr>
<td>Eye Height (mV)</td>
<td>100**</td>
<td>240**</td>
<td>30</td>
<td>260</td>
<td>90**</td>
<td>170**</td>
<td>59</td>
</tr>
<tr>
<td>RLM</td>
<td>98.6%</td>
<td>N/A</td>
<td>98.5%</td>
<td>N/A</td>
<td>96.5%</td>
<td>N/A</td>
<td>99%</td>
</tr>
<tr>
<td>Active Area (mm^2)</td>
<td>0.048</td>
<td>0.0302</td>
<td>0.095</td>
<td>0.032</td>
<td>0.504</td>
<td>0.088</td>
<td>0.432</td>
</tr>
</tbody>
</table>

*Excluding PLL and including DSP
**Estimated from eye-diagram
Figure 3.13: Measured NRZ and PAM-4 eye diagrams w/o and w/ ESD.
Figure 3.14: Power breakdown based on post-layout extracted simulations.
Chapter 4

Sub-100fs PLL Design for 200Gb/s PAM-4 SerDes Transmitter

4.1 PLL Specification for High-Speed SerDes TX

With the increase of data rate, if the modulation scheme (NRZ, PAM-4, and PAM-8, etc) is fixed, the most significant difference lies in the reduction of 1-UI time width. When the data rate of each generation doubles, the time width decreases by two times. For example, 1-UI of the 50GBaud/s data rate is 20ps, however, when the data rate becomes 100GBaud/s, the 1-UI is only 10ps, which cause extremely requirement to jitter of clock generation (PLL) and distribution, and ISI of data path.

To discuss the phase noise transfer function of a CDR from data input to data output, Figure 4.1 shows an example of a VCO-based CDR and its model [42],[43]. The clock output of the CDR is at the VCO output, while the data output of the CDR rests in the PD, where the input data is sampled by the output clock. So the jitter transfer from the data input $DIN$ to data output $DOUT$, called output jitter transfer function (OJTF) or jitter tracking, which is

$$OJTF = \frac{\phi_{\text{dout}}}{\phi_{\text{din}}} = \frac{1}{1 + LG(s)}$$

$$= \frac{s^2 \cdot \frac{C}{K_{PD} I_{CP} K_{VCO}}}{1 + sRC + s^2 \cdot \frac{C}{K_{PD} I_{CP} K_{VCO}}}$$

(4.1)

which is a high-pass filter with corner frequency of $\sim K_{PD} I_{CP} K_{VCO} R$, where $K_{PD}$ is the gain of PD, $I_{CP}$ is the current of the charge pump, $K_{VCO}$ is the sensitivity of the VCO, $R$ and $C$ are the resistance and capacitance of the resistor and capacitor in the loop filter and $LG(s)$ is the loop gain of the CDR loop.
CHAPTER 4. SUB-100FS PLL DESIGN FOR 200GB/S PAM-4 SERDES TRANSMITTER

Then, for a SerDes transceiver system (Figure 4.2) with TX PLL, RX PLL and RX CDR, where the loop bandwidths of TX and RX PLL are $f_{PLL,TX,3dB}$ and $f_{PLL,RX,3dB}$, and the loop bandwidth of RX CDR is $f_{CDR,RX,3dB}$. As the generated phase noise in a PLL is low-pass, the whole transfer function from PLL to CDR is a band-pass characteristic.

From the interpolation of CEI-56 [44] and IEEE802.3bs [45] specifications, the jitter requirement of TX is that the randomn jitter (RJ) has to be less than 0.01 $UI_{pp}$ or 100 $fs$ for 100 $GBaud/s$ signaling, after a 10 $MHz$ clock and data recovery (CDR) filter. Considering other jitter contributions on clock distribution path, such as clock buffer, quadrature generation, quadrature error correction, and duty cycle correction, we set the jitter target of the PLL at TX being < 100 $fs$ integrated from 1 $KHz$ to 100 $MHz$.

4.2 High Performance PLL Overview

Different PLL architectures have been proposed for different kinds of purposes. The bang-bang PLL in Chapter 2 offers excellent power efficiency due to its simplicity, however, the in-band limited-cycle jitter or quantization noise from the bang-band PD or 1-bit TDC limits the phase noise performance. In the traditional PFD based PLL [24] (Figure 4.4(a)), the PFD provides a linear transfer function and large frequency locking range, making it suitable for an analog PLL. However, the CP noise dominates the in-band phase noise, and the capacitor in the loop filter consumes large area.

The CP noise contribution can be reduced by increasing the PD gain, which is used in
the sub-sampling PLL (SSPLL) [46], [47], sampling PLL (SPLL) [48]. With the same loop as Figure 4.4(b), the transfer function of CP is

\[
H_{cp}(s) = \frac{\phi_{dout}}{\phi_{din}} = \frac{G_{cp}(s)}{1 + LG(s)}
= \frac{LG(s)}{1 + LG(s) K_{pd} I_{cp}}
\]  

(4.2)

From 4.2 when increasing \(K_{pd}\) by \(M\) times, the CP noise gain will decrease by \(M^2\). This helps to reduce the total CP phase noise contribution, even with the loop bandwidth increasing.

For the sub-sampling PLL, the performance is even better by removing the clock divider,
making $N$ in 4.2 being 1. However, the reference feedthrough at the sampling PD will affect the VCO and increase the spur of the PLL output [46], [47], which requires careful design, such as clock buffer between VCO and SSPD.

Another potential architecture is injection-locked PLL (ILPLL) [49] or injection-locked frequency multiplier (ILFM). The ILPLL relies on injection-locking VCO which is locked to the reference clock. However, as the frequency division ratio is large, the frequency locking range is small, which requires a extra frequency locking loop to pull the VCO frequency near enough. Due to the injection locking nature, the ILPLL also suffers from spur coming from the reference coupling.

The digital time-to-digital (TDC) based PLL [50] offers flexibility to apply digital signal processing (DSP) in LF, which eliminates the large capacitor and scales with the advanced technology. However, the trade-off between quantization noise of the TDC and resolution, which is related to power and area, requires careful TDC design and optimization.

In summary, we can find that in all the PLL architectures, the VCO dominates the out-band phase noise, while the other components such as reference clock, PD, CP, clock divider dominates the in-band phase noise, in spite of the phase locking scheme is base on phase detection or injection-locking. In the PLL design, the loop bandwidth is the critical parameter to leverage the VCO phase noise contribution against the contribution of other components.

Due to the jitter requirements and design complexity, in this 200Gb/s PAM-4 SerDes TX, we adopt SSPLL to generated clock with RMS jitter $< 100/f$s. A hybrid loop is applied to
eliminate the integral capacitor of the LF to save area and increase flexibility, and a tri-state integral path is used to relax the demand of a high-resolution DAC and ensure the low-jitter performance.

4.3 SSPLL and Hybrid SSPLL

Figure 4.5(a) shows the diagram of the SSPD, where the reference clock sample the VCO clock directly with two cascading switches. Figure 4.5(b) shows the transfer function between the input phase difference of the two clocks $\phi_{in} = \phi_{vco} - \phi_{ref}$ and the output voltage. As shown in Figure 4.5(c), at the locking state, the switch samples the center of the VCO, which generates a voltage equal to $V_{DC}$. However, if the reference clock is early, the sampling point is ahead of the locking point, and the output voltage is lower than $V_{DC}$. Otherwise, the output voltage is higher than $V_{DC}$. Therefore the SSPD output is approximately a scaled replica of the VCO clock waveform, if we sweep the reference clock phase while fixing the VCO clock phase.

Figure 4.5: SSPD (a), its transfer function (b) and timing diagrams (c).

As the SSPD output voltage is just DC voltages, the corresponding sub-sampling charge pump (SSCP) can be just a open-loop operational transconductance amplifier (OTA), which transfer input voltage to output current. This structure makes the SSPLL immune to SSPD and SSCP mismatches and offsets, as the fixed offsets voltage will map to a fixed phase difference between the reference clock and the VCO clock. As long as the phase difference and gain deviation is small, the PLL loop characteristic is unaffected.
One problem embedded in the SSPD is that, the PD behaves exactly same way with any VCO clock whose frequency is a multiple of reference clock frequency. For example, the diagram in Figure 4.5 shows the VCO clock frequency is three times of the reference frequency. If we change the multiplier to two, the lock state, the reference early state and the reference late state would be identical.

The problem can be addressed with a traditional PFD with dead-zone. As shown in Figure 4.6, two FFs sample the outputs of the PFD \((UP_{LIN} \text{ and } DN_{LIN})\) and get \(UP_{DZ}\) and \(DN_{DZ}\). Figure 4.7(a) shows two cases of phase locking. When the time difference \(T_d\) between \(CLK_{REF}\) and \(CLK_{DIV}\) is larger than the half of the clock period \(T\), the sampling results is high. Otherwise the sampling result is low. So there is a dead zone between \(-\frac{T}{2}\) and \(-\frac{T}{2}\) the transfer function between input phase \((\phi_{in})\) and output voltage \((UP_{DZ} - DN_{DZ})\), as shown in figure 4.7(b).

However, by integrating the frequency difference, the phase difference can be large enough to change the output, as shown in the frequency locking diagram (Figure 4.8(a)). Figure 4.8(b) presents a bang-bang or binary frequency-locking characteristic between input frequency \((f_{in})\) and output voltage \((UP_{DZ} - DN_{DZ})\). Therefore, this DZPD can be used to help the SSPD for frequency locking, without affecting the phase locking process.

Combining the SSPD and the DZPD with the SSCP and the traditional CP, the SSPLL looks like Figure 4.9 where the two charge pump currents sum together to drive the LF and control the frequency of the VCO, forming a type-II PLL. The output of the VCO is
followed by a clock buffer and goes through two paths. One path is constructed by the clock buffer directly connected to the SSPD, and in the other path, the buffer output is divided by the divider chain and then compared with the reference clock with the DZPD. During the normal operation, the loop is frequency locked and the DZPD and CP is ineffective, so the CP does not affect phase noise of the SSPLL output.

In the analog SSPLL above, the capacitor usually take fairly large area to set the loop bandwidth and guarantee the loop stability. However, the LF in Figure 4.9 can be split into two parts, where the resistor is the proportional path for the phase locking, and the capacitor is the integral path for the frequency locking. Therefore, the capacitor can be moved into digital domain to save the area, which also benefits from the technology scaling. Figure 4.10 shows the diagram of the hybrid SSPLL, where the SSPD and DZPD are connected to a comparator and FF, respectively. The digital outputs are summed together and filtered by the digital filter, which is followed by a voltage DAC to control the frequency of the VCO. Finally, the digital integral loop also offers flexibility to configure the PLL.
CHAPTER 4. SUB-100FS PLL DESIGN FOR 200GB/S PAM-4 SERDES TRANSMITTER

4.4 The Architecture of Hybrid Type-I SSPLL with Tri-State Integral Path

Due to the area limitation and layout generator written in BAG, the resolution of the DAC is less than or equal to 9. When simulating the hybrid SSPLL with the 9-bits DAC, there are ripples on the proportional control voltage and the integral control voltage of the VCO, as shown in Figure 4.11. The reason is that the 9-bits DAC is too coarse to control the VCO to get the exact frequency. So the integral DAC control have to jump between several frequency control near the target frequency continuously to reach the exact frequency on average. These ripples on the control and the proportional control create in-band spur on phase noise and spectrum, and increase the integrated RMS jitter. For example, in the transient simulation, the ripple voltages on proportional control and integral control are 41mV and 10mV respectively. This is also reflected on the SSPD output with a ripple of 54mV.

In a type-II loop, the difference of SSPD positive output and negative output will be integrated and reflect on the integral path. To make the integral output being stable, the difference should be 0. This is identical with the waveforms shown in Figure 4.11. When the PLL loop locks, the average voltage of proportional control is \( \frac{V_{DD}}{2} \) and the average voltage of SSPD differential output is zero.

To eliminate the ripple on the control voltages, we can rely on the proportional path to generate a offset voltage compared to \( \frac{V_{DD}}{2} \), which is corresponding to the offset voltage of SSPD differential output. As this offset voltage is analog, it can reach the exactly control voltage and frequency. In real implementation, the SSPD integral gain can be set to zero, or the SSPD integral path can be removed, which turns the PLL loop into a pure type-I loop (Figure 4.12).

Figure 4.13 shows the simulation results of the type-I SSPLL. By making the integral gain of the sub-sampling path being zero, the integral control converges to a constant value.
Figure 4.11: Simulation results of proportional control, integral control and CP inputs for the Hybrid SSPLL.

Figure 4.12: Type-I SSPLL.

However, there are situations that the frequency offset is too large, where the proportional ctrl and SSPD differential outputs saturate. Therefore, the SSPD and SSCP gain, and the loop characteristic are largely changed, causing the PLL loop out of lock. In this simulation, we can see the ripple on the proportional control and SSPD output are 350mV and 837mV, respectively, which is larger than the type-II PLL.

To summarize so far, the type-II PLL have ripples on proportional control and integral control, due to the coarse DAC resolution of integral path. However, the situations that the proportional offset voltage is too large exist type-I PLL, causing the PLL out of lock. Therefore, we can combine the two cases, by creating a tri-state integral path, where in the middle region, the loop is type-I, and out of this region, the loop is type-II. The type-II
Figure 4.13: Simulation results of proportional control, integral control and CP inputs for the Type-I SSPLL.

state is to draw the frequency close enough with the integral path, so in the type-I state the proportional offset voltage is small enough and does not affect the loop characteristic.

We propose the architecture as Figure 4.14 where the SSPD connects to two comparators instead of one. While one comparator have positive offset $V_{op}$, the other comparator have negative offset $-V_{on}$. Therefore, if we label SSPD differential output with $SSPD_{out,diff}$, the outputs of the two comparators ($\{CMP0, CMP1\}$) are

Figure 4.14: Type-I SSPLL with tri-state integral path.
\({\{CMP_0, CMP_1\}} = \begin{cases} 00, & \text{if } SSPD_{out,diff} < -V_{on}; \\ 01, & \text{if } -V_{on} \leq SSPD_{out,diff} \leq V_{op}; \\ 11, & \text{if } SSPD_{out,diff} > V_{op}. \end{cases} \) \tag{4.3}

And the gain of the integral path in the three regions are

\[
Gain_{int} = \begin{cases} -G, & \text{if } \{CMP_0, CMP_1\} = 00; \\ 0, & \text{if } \{CMP_0, CMP_1\} = 01; \\ G, & \text{if } \{CMP_0, CMP_1\} = 11. \end{cases} \tag{4.4}
\]

which is a tri-state function for the integral path, with a zero-gain region or type-I loop in between, and type-II loop beyond the region. Figure 4.15 shows the simulation results with the SSPLL above. Before 2.4\(\mu\)s, the type-II loop works to control the DAC control code and draw the frequency close enough. After that, the type-I loop starts to function, and the offset voltages of proportional control and SSPD differential voltage converges to 61\(mV\) and 148\(mV\) to make up the residual frequency. Due analog nature of the proportional loop, there is no frequency error and ripple on the control signals when the PLL is locked.

In this structure, we can note that the offsets of the comparators changes \(V_{on}\) and \(V_{op}\), and affects the zero-gain region of the integral path. Generally, the offsets are small compared with \(V_{on}\) and \(V_{op}\). For example, in this case \(V_{on}\) and \(V_{op}\) are around 150\(mV\), which provides enough margin for the offsets of the comparators. Furthermore, \(V_{on}\) and \(V_{op}\) are adjustable manually in the design.

Besides the type-I SSPLL with tri-state integral path, the other remedy is delta-sigma (\(\Delta\Sigma\)) modulator. Figure 4.16 shows the architecture of the type-II SSPLL with \(\Delta\Sigma\) modulator. The \(\Delta\Sigma\) modulator and the 9-bits make up a higher-resolution \(\Delta\Sigma\) DAC, by pushing the quantization noise to higher band of the oversampled frequency, which is then filtered by a low-pass filter.

With a high-resolution DAC, the frequency error is largely reduced, and the ripples caused by the frequency error become smaller. Figure 4.17 shows the simulation results. The ripple on proportional control, integral control and SSPD outputs are 13\(mV\), 3\(mV\) and 20\(mV\), which is about three-times smaller than the type-II SSPLL.

### 4.5 Design and Implementation of the Reconfigurable Hybrid SSPLL

Figure 4.18 shows the design of a hybrid SSPLL, with reconfigurable integral path of type-II mode, type-I mode, type-I mode with tri-state integral path and type-II mode with \(\Delta\Sigma\)
modulator. In the PLL, the VCO drives a SSPD and connects to a $C^2MOS$ divider, which is followed by static flip-flop (FF) based divider chain. The SSPD compares the phases of the reference clock and the VCO output phase directly, and drives a SSCP and a buffer to avoid the kick-back noise and clock coupling of the followed two comparators with independent offsets. The DZPD gets the difference of the reference clock and the divider chain output, and then drives a CP and a FF for synchronization. Besides the DZPD, a traditional PFD is also added for performance comparison. In the proportional path, the SSCP and the CP drive the analog loop filter include $R_1$ to provide a proportional gain, and $R_2$ and $C$ to reduce the high-frequency ripple of the control line. In the reconfigurable integral path, the two comparators and the FF adds up with programmable gains, which is then filtered by digital...
CHAPTER 4. SUB-100FS PLL DESIGN FOR 200GB/S PAM-4 SERDES TRANSmitter

Figure 4.17: Simulation results of proportional control, integral control and CP inputs of Type-II SSPLL with $\Delta\Sigma$ modulator.

LF. The mode MUX chooses the output of the digital LF or the output of the $\Delta\Sigma$ modulator, and controls the VCO through a 9-bits DAC. The VCO is supplied by a low drop regulator (LDO) for performance comparison, which can be disabled and get the supply from external directly.

Table 4.1 shows the PLL settings for different modes for performance comparison. When the SSPLL is in type-II mode, the offsets of the two comparators are 0 and the integral gain is non-zero, with the $\Delta\Sigma$ modulator being turned off. When the PLL is in Type-I mode, the gain of the integral path is set to 0. When the PLL is in type-I mode with tri-state integral

Figure 4.18: Reconfigurable Hybrid SSPLL.
CHAPTER 4. SUB-100FS PLL DESIGN FOR 200GB/S PAM-4 SERDES TRANSMITTER

path, the two comparator offsets are set to $-V_{on}$ and $V_{op}$ and the gain of the integral path is $> 0$. Finally, in the type-II mode with $\Delta \Sigma$ modulator, the settings are identical with type-II, except the $\Delta \Sigma$ modulator is turned on.

Table 4.1: SSPLL system settings.

<table>
<thead>
<tr>
<th>Mode</th>
<th>Offset of Comparator 0</th>
<th>Offset of Comparator 1</th>
<th>Integral Gain</th>
<th>$\Delta \Sigma$ Modulator</th>
<th>Remark</th>
</tr>
</thead>
<tbody>
<tr>
<td>Type-II</td>
<td>0</td>
<td>0</td>
<td>$&gt; 0$</td>
<td>OFF</td>
<td>In-band spur</td>
</tr>
<tr>
<td>Type-I</td>
<td>0</td>
<td>0</td>
<td>$= 0$</td>
<td>OFF</td>
<td>Out of lock</td>
</tr>
<tr>
<td>Type-I with Tri-State Integral Path</td>
<td>$-V_{on}$</td>
<td>$-V_{op}$</td>
<td>$&gt; 0$</td>
<td>OFF</td>
<td>No ripple and spur</td>
</tr>
<tr>
<td>Type-II with $\Delta \Sigma$ Modulator</td>
<td>0</td>
<td>0</td>
<td>$&gt; 0$</td>
<td>ON</td>
<td>Noise of $\Delta \Sigma$ Modulator</td>
</tr>
</tbody>
</table>

VCO and Clock Buffer

Figure 4.19 shows the circuit diagram of the VCO and clock buffer. We applied a class-C architecture [51], [52] to reduce the conduction angle of the cross-coupled pair than conventional VCOs, by a higher efficiency of converting current into fundamental harmonic. From a theoretical analysis, the class-C VCO will improve the phase noise by 3.9dB with the same current or reduce the current by 39% for the same phase noise level [53]. To further lower the second-harmonic noise from the tail current source, a inductor is added between the current source and the tail node of the cross-coupled pair, which resonates with the parasitic of sources of the two transistors and generate a high-impedance at the second harmonic [54]. Figure 4.20 shows the phase noise comparison results for the VCO without and with tail inductor. At frequency of 13.70GHz, the tail inductor reduce the phase noise by 6.2dB at 1MHz offset.

To cover enough frequency range for PVT corner, a 4-bits Capactive DAC (CapDAC) is adopted in this design. In simulation, the CapDAC can tune the VCO frequency from 23.44GHz to 27.40GHz. Then, a fine varactor is added after the CapDAC to cover the frequency band of the coarse tuning and provide enough frequency resoluton with a 9-bits DAC control, whose frequency tuning range is about 247MHz. The proportional VCO-gain ($K_{VCO}$) is control by the proportional varactor, which affects the SSPD output voltage range. In this design, the $K_{VCO}$ of the proportional path is around 55MHz/V. Figure 4.21 shows the layout of the VCO and buffer, in which the inductors, CapDAC, varactors, cross-coupled pair, current mirror and buffer are labeled.

As the DC voltage of the VCO output is the supply voltage, the ac-coupling capacitor and self-biased buffer or trans-impedance amplifier (TIA) are used to shift the DC voltage to half VDD. The transistors in the TIA are sized based on the capacitive load after.
Figure 4.19: VCO and clock buffer.

Figure 4.20: Phase noise comparison for VCO without and with tail inductor.

Sub-sampling Phase Detector and Charge Pump

Figure 4.22 shows the SSPD used in this design, with two CMOS switches cascade to sample the VCO buffer outputs with reference clock rising edge and falling edge and remove the reference ripples to get stable DC voltages. Two MUXs with transmission gates are attached to swap the two outputs and perform the inversion function. The simulated transfer function of the SSPD is plotted in Figure 4.23 (a), with the PD gain is 117.57GV/s or 4.70V/UI at
CHAPTER 4. SUB-100FS PLL DESIGN FOR 200GB/S PAM-4 SERDES
TRANSMITTER

Figure 4.21: VCO and buffer layout.

Figure 4.22: SSPD.

25GHz.

From the SSPLL diagram in Figure 4.18, the SSPD is followed by two comparators with double-tail configuration [55]. When setting the offset voltages of the comparators being both 0mV, the digital SSPD transfer function in 4.23 (b) shows as a bang-bang or binary characteristic. However, when offsets voltages are set to −300mV and 300mV, the digital SSPD transfer function is tri-state, with a zero gain region from −1.7ps to 2ps. The asymmetric time region is mainly from the offset of the comparator and the layout mismatch of wires between the SSPD and the two comparators.

Figure 4.24 (a) shows the SSCP for the SSPD [46]. The input differential pair transform the input voltages to currents, which are mirrored to the final stage. There are two knobs to adjust the gain and average current of the SSCP, which include the \( I_{REF} \) to adjust the \( g_m \) of the input transistors and pulse controls \( PUL \) and \( PUL \) to adjust the turn-on time of the output current. Figure 4.24 (b) shows the pulse generation circuit, with a delay circuit. By turning on the inverting function, the duty-cycle of the pulse output is programmed from 0% to 100%.

Figure 4.25 (a) shows the SSCP transfer function, when the \( I_{ref} \) is set to 100µA and
Figure 4.23: Simulated SSPD digital transfer function.

Figure 4.24: (a) SSCP and (b) pulse generation.

50μA when the pulse duty cycle is 100%, or 100μA, when the pulse duty cycle is 50%. In the three cases, the gains are 412.1μA/V, 364.4μA/V and 206.9μA/V. Figure 4.25 (b) shows the SSPD and SSCP transfer function, when the $I_{ref}$ is set to 100μA and 50μA when the pulse duty cycle is 100%, or 100μA, when the pulse duty cycle is 50%. From the plot, the
gains are $26.98 \text{MA/s}$, $19.59 \text{MA/s}$ and $20.52 \text{MA/s}$, respectively.

Figure 4.25: SSCP transfer function.

Dead-Zone Phase Detector/Traditional PFD and Charge Pump

Figure 4.26 shows the design of the DZPD and PFD. An inversion function is first added to the DZPD (Figure 4.6), which is then sampled by two FFs for synchronization. In the other path, the traditional PFD is attached by two SR latches to map the up and down pulses ($UP/DN_{LIN}$) with variable pulse widths to fixed high and low levels ($UP/DN_{BB}$) for digital filter. As shown in Figure 4.27, by this modification, the PFD can be used in a hybrid loop. Finally, a MUX is added after the ZPD and PFD to choose the operation mode.

Figure 4.26: Dead-zone PD and traditional PFD.
Figure 4.27: Dead-zone PD and traditional PFD.

Figure 4.28 (a) shows the PFD transfer function, with analog output and normalized digital output. From the plots, the analog transfer function presents a linear response between the input time difference and the analog output voltage. However, the digital transfer function offers a bang-bang response between input time difference and output.

Figure 4.28 (b) shows the simulated DZPD transfer function, with analog output and normalized digital output. The two transfer functions match together and the time dead-zone of the DZPD is from $-140\,\text{ps}$ to $140\,\text{ps}$.

Figure 4.29 shows the design of a regular charge pump for the DZPD and PFD. As the DZPD and PFD are only for frequency locking of SSPD loop and performance comparison respectively, the matching requirement is relaxed. Figure 4.30 shows the transfer function of the DZPD/PFD and CP between PD input to charge pump output, with the charge pump current of $100\,\mu\text{A}$. As expected, the transfer functions of the PFD and CP offers a linear response, while the DZPD and CP presents a dead-zone region similar as the DZPD.

Figure 4.31 shows the frequency transfer function of the PFD and DZPD. The PFD shows a non-linear transfer function between input frequency and outputs, with a zero gain at $1.5625\,\text{GHz}$. Similarly, the DZPD shows a non-linear frequency transfer function, though offering a dead-zone for phase detection. Finally, Figure 4.32 shows the transfer function of the PFD/ DZPD and CP, between input frequency and output current.
CHAPTER 4. SUB-100FS PLL DESIGN FOR 200GB/S PAM-4 SERDES TRANSMITTER

Figure 4.29: Charge pump.

Figure 4.30: PFD/DZPD and charge pump transfer function.

Figure 4.31: PFD/DZPD frequency transfer functions.

Low-Dropout Regulator

In a typical System on Chip (SoC) system, the supply scheme can be complicate. The main reasons are that different blocks require different supply voltages and isolation to avoid
Figure 4.32: PFD/DZPD and charge pump frequency transfer function.

noise coupling, even the supply voltages are same. Figure 4.33 [56] presents an example of the SoC power scheme. Due to the high efficiency, the DC-DC converters shift the 2.7-4.0V battery supply to 1.8/1.2V and 0.6V in the first stage. The LDOs after converts the various intermediate supplies and isolate circuits from noisy part of the system, such as digital circuits and mixed-signal circuits.

Figure 4.33: SoC power scheme.

In SerDes system, the data path usually consumes large current and transfers random data, causing a large supply fluctuation. However, the VCO in the PLL is a sensitive block that requires a clean supply for phase noise performance, which can even be affected by blocks in the PLL such as PD and digital loop. Therefore, a LDO is usually added on the VCO and CP to decouple their supplies from other blocks, and provide them a clean supply in the noisy SerDes system. Though we split the supply domains and provides a independent supply to the VCO, we added a LDO to assess the its effect to the VCO and PLL include noise and reliability.

Figure 4.34 shows the schematic of the LDO, which is based on a PMOS pass device. The PMOS LDO provides larger loop gain and lower voltage drop from supply to output. However, the large impedance at output node creating another low-frequency pole, may cause reliability issue. In the LDO, the main pole is located at the output of the
CHAPTER 4. SUB-100FS PLL DESIGN FOR 200GB/S PAM-4 SERDES TRANSMITTER

LDO and the second pole is set at the output of the amplifier. By adding a large decouple capacitor and extra capacitor on board, the phase margin of the LDO is 78.35°, with a DC loop gain of 26.72dB (Figure 4.35).

![LDO schematic diagram](image)

Figure 4.34: LDO schematic diagram.

![LDO loop gain and phase](image)

Figure 4.35: LDO loop gain and phase.

Figure 4.36 shows the simulated PSRR of the LDO, as the dominate pole is at the output, the worse PSRR is at DC, which is around −12.93dB. Above the frequency, the decouple capacitor comes to play a more important role and improve the PSRR. As shown in Figure 4.37, the output voltage follows the reference voltage until 1.25V, where the gain of the error amplifier drops.

**ΔΣ Modulator**

To make a high-resolution ΔΣ DAC [57] with a 9-bits DAC, a ΔΣ modulator is applied. Figure 4.38 shows the principle of the ΔΣ modulator. From Figure 4.38 (a) and (b), by oversampling the signal with high frequency clock, the same quantization noise power distributes over a larger frequency range (from $f_{s1}$ to $f_{s2}$), with a low noise density. Furthermore, the ΔΣ
modulator redistribute the quantization noise power by pushing the noise power to higher frequency, so a low-pass filter can get rid of most of the high-frequency components. Hence, the signal-to-noise power and the resolution of the DAC is improved.

Figure 4.39 shows the architecture of the $\Delta\Sigma$ modulator. Considering the trade-off between complexity, reliability and performance. We adopt a second-order modulator, using a feed-forward structure with extra input feed-in [58]. The signal transfer function (STF) and the noise transfer function (NTF) of the structure are

\begin{align}
STF(z) &= 1 \\
NTF(z) &= (1 - z^{-1})^2
\end{align}
As shown in Figure 4.16 and equation 4.5, the main advantage of this architecture is that there is no DC component at the outputs of the two integrators, which reduces their dynamic range requirements. Moreover, as the STF is purely constant, providing a flat response, without increasing the risk of instability.

The design is simulated using Simulink with a 1MHz input and a clock frequency of 1.5625GHz. As shown in Figure 4.40, the quantization noise power are aligned in Simulink simulation and calculation. By setting the LF filter frequency corner to about 10MHz or oversampling ratio of 156, a 22-bits DAC is implemented with a 9-bits DAC physically.

4.6 System Optimization

Fig. 4.41 shows the model of the PLL. The DZPD, CP and integral path are excluded in the model, as they are ineffective when the loop is locked. The SSPD and SSCP are modeled
by $K_{SSPD}$ and $I_{SSPD}$ The VCO is modeled by the gain blocks of $K_{vco}/s$ to describe the proportional gain, with the VCO phase noise modeled by a noise block $\theta_{vco}$.

In the SSPLL, the noise contribution of the CP is negligible, and the dominating noise sources are the reference clock and ring oscillator, and their noise transfer functions are

$$\frac{\phi_{out}}{\phi_{ref}} = \frac{K_{pd}NI_{cp}R_1K_{vco}}{s + K_{pd}I_{cp}R_1K_{vco}}$$  

$$\frac{\phi_{out}}{\phi_{vco}} = \frac{1}{s + K_{pd}I_{cp}R_1K_{vco}}$$  

(4.7)  

(4.8)

The oscillator phase noise is dominant when the loop bandwidth is small, otherwise the reference noise dominates the PLL phase noise. To determine the VCO phase noise requirement, Fig. 4.42 shows the PLL jitter integrated from 1KHz to 100MHz with different loop bandwidth under different VCO phase noise specifications. The phase noises of the VCO are assumed to be dominated by the thermal noise, with $-80dBc/Hz$, $-90dBc/Hz$, $-100dBc/Hz$, $-110dBc/Hz$. 

Figure 4.40: $\Delta \Sigma$ modulator calculation and simulation results.

Figure 4.41: PLL model.
−100\text{dBc/Hz} and −110\text{dBc/Hz} at 1\text{MHz} offset. As shown, when the VCO phase noise decreases, the optimal loop bandwidth drops to equalize the jitter contribution from the VCO and reference. Furthermore, the VCO phase noise are required to be around −100\text{dBc/Hz} at 1\text{MHz} offset, when the integrated jitter target is below 100fs.

Figure 4.42: PLL RMS jitter versus different VCO phase noise at 1\text{MHz} offset.

Fig. 4.43 shows the PLL jitter when changing the loop bandwidth, with measured reference phase noise at 1.5625\text{GHz} and VCO phase noise of −100\text{dBc/Hz} at 1\text{MHz} offset. With the optimal loop bandwidth being around 11\text{MHz}, and the integrated jitter is about 54fs.

Figure 4.43: PLL RMS jitter breakdown versus loop bandwidth.
4.7 Summary

A hybrid type-I sub-100fs SSPLL with tri-state integral path for 200Gbps PAM-4 SerDes transmitter is proposed. First, the chapter discuss the requirement of the SSPLL. The SSPLL with tri-state integral path is derived from the simulation of the type-II and type-I architecture. After that, the blocks of the SSPLL are discussed and their simulation results are presented. Finally, this chapter show the analysis and optimization of the PLL system.
Chapter 5

Sub-100fs Sub-Sampling PLL Measurement Results

5.1 Testbench Setup

The SSPLL with tri-state integral path from Chapter 4 is implemented with 28nm planar process. All the layout of the blocks are generated using BAG or with digital flow, and the top-level layout is merged manually. Figure 5.1 shows the layout of the PLL, with a total area of 0.1343mm².

<table>
<thead>
<tr>
<th>Block</th>
<th>Layout</th>
<th>Area (mm²)</th>
</tr>
</thead>
<tbody>
<tr>
<td>1 Digital</td>
<td>Synthesized</td>
<td>0.0084</td>
</tr>
<tr>
<td>2 VCO</td>
<td>BAG</td>
<td>0.0684</td>
</tr>
<tr>
<td>3 PD+CP</td>
<td>BAG</td>
<td>0.0043</td>
</tr>
<tr>
<td>4 DIV</td>
<td>BAG</td>
<td>0.0015</td>
</tr>
<tr>
<td>5 Input Buffer</td>
<td>BAG</td>
<td>0.0015</td>
</tr>
<tr>
<td>6 Output Buffer</td>
<td>BAG</td>
<td>0.0024</td>
</tr>
<tr>
<td>7 Bias</td>
<td>BAG</td>
<td>0.0478</td>
</tr>
<tr>
<td>Top</td>
<td>Manual</td>
<td>0.1343</td>
</tr>
</tbody>
</table>

Figure 5.1: PLL layout.

Figure 5.2 shows the test bench setup for the PLL. The PC controls the FPGA to program the scan chain on the PLL chip, which also acquires current and voltage biases from the bias board. The signal generator E8257D generates the reference clock, based on the divider ratio is set to 16 or 32. The clock is transformed to a differential clock with a balun 5310A,
which is connected to the PLL with K-connectors and transmission lines on PCB board. The divided-by-2 differential clocks pass through the transmission lines and K-connectors are converted to single-ended clock though the hybrid SH1455A. Finally, the signal analyzer N9030A measures the spectrum and phase noise of the PLL output.

![PLL layout](image)

Figure 5.2: PLL layout.

The bandwidth of the balun and hybrid are 6.5GHz and 18GHz, which are large enough to avoid the loss attenuating the clock amplitudes. The loss of the channel is assessed with a channel on PLL bias PCB, as shown in Figure 5.3 (a). At 14GHz, the 3.3-inches channel shows a loss of $-11.53dB$ (Figure 5.4). While the channel length of the PLL PCB (Figure 5.3) is 0.6 inches, the loss is $-2.10dB$.

### 5.2 VCO Measurement Results

The VCO is tested with the open-loop PLL. By fixing the fine control and proportional control voltages, the frequency with different CapDAC code is from 24.6GHz to 29.2GHz, as demonstrated in Figure 5.5.

Figure 5.6 shows the phase noise of the divided VCO output at oscillating frequency of 12.07GHz and 14.07GHz. The phase noise at 1MHz offset are $-104.27dBc/Hz$ and
CHAPTER 5. SUB-100FS SUB-SAMPLING PLL MEASUREMENT RESULTS

Figure 5.3: (a) PLL bias PCB, and (b) PLL PCB.

Figure 5.4: Loss of power PCB channel.

Figure 5.5: VCO frequency versus CapDAC codes.
-100.10dBc/Hz, respectively, meeting the phase noise requirements in Section 4.6.

Figure 5.6: VCO phase noise at 12.07GHz and 14.07GHz.

5.3 PLL Measurement Results

Test Results of SSPLL with Tri-State Integral Path

Figure 5.7 shows the phase noise measurement results, when the PLL is operating at 25GHz and 28GHz PLL. As the clock output is connected to the $C^2MOS$ divider, the frequency shown in the test results are 12.5GHz and 14GHz. From these figures, the phase noises at 1MHz offset are $-120.7dBc/Hz$ and $-124.85dBc/Hz$, and the integrated RMS jitter from 1KHz to 100MHz are 49.22fs and 44.02fs, respectively. Considering the analysis in Section 4.1, they meets the specification of the 200Gb/s SerDes TX, or even SerDes TX of higher speed.

Figure 5.7 shows the spectrum of the 25GHz and 28GHz PLL outputs. After the signal path outside the chip, including the wire-bondings, PCB T-lines, K-connectors, hybrid and cables, the output clock power is about $-14dBm$. Due to the clock feed-through and charge injection of sub-sampling PD., the spur of the reference clock at the divider outputs are $-65.6dB$ and $-56.6dB$ lower than the clock power, satisfying the specifications for the SerDes TX application.

To check the in-band spur from the loop dynamics, Figure 5.9 shows the spectrum of the 12.5GHz and 14GHz PLL outputs with span of 100MHz. By eliminating the ripples on the VCO control lines, the spectrum is clean near the clock tone.
Figure 5.7: Phase noise of PLL output clocks at 12.5GHz and 14GHz.
CHAPTER 5. SUB-100FS SUB-SAMPLING PLL MEASUREMENT RESULTS

Figure 5.8: Spectrum of PLL output clocks at 12.5GHz and 14GHz with span of 4GHz.

Test Results of SSPLL in type-II Mode

Figure 5.10 shows the phase noise results of the PLL output in type-II mode. Due to the coarse DAC resolution and the ripples on the VCO control lines, there are spurs around 10MHz in phase noise plots. Therefore, the integrated RMS jitter of the two clocks are 137.7fs and 99.13fs respectively, which are about 50fs larger than the type-I mode with tri-state integral path.

Figure 5.11 shows the spectrum of the 25GHz and 28GHz PLL outputs with span of 100MHz in type-II mode. Due to the control line ripples, the in-band spur are clearly shown in the spectrum plots, which are about 15dB higher than the phase noise floor.
Figure 5.9: Spectrum of PLL output clocks at 12.5GHz and 14GHz with span of 100MHz.
Figure 5.10: Phase noise of PLL output clocks at 12.5 GHz and 14 GHz in type-II mode.
Figure 5.11: Spectrum of PLL output clocks at 12.5GHz and 14GHz in type-II mode.
CHAPTER 5. SUB-100FS SUB-SAMPLING PLL MEASUREMENT RESULTS 80

Test Results of SSPLL in $\Delta \Sigma$ Mode

Figure 5.10 shows the phase noise results of the PLL output in $\Delta \Sigma$ mode. The phase noise presents bumps between 1 MHz and 10 MHz, caused by the noise of the $\Delta \Sigma$ modulator. The bump increases the integrated jitter by around 10 fs, leading to the RMS values of 58.51 fs and 60.58 fs.

![Figure 5.10: Phase noise of PLL output clocks at 12.5 GHz and 14 GHz in $\Delta \Sigma$ mode.](image)

Figure 5.12: Phase noise of PLL output clocks at 12.5 GHz and 14 GHz in $\Delta \Sigma$ mode.

Figure 5.9 shows the spectrum of PLL outputs with span of 100 MHz in $\Delta \Sigma$ mode. Due to the $\Delta \Sigma$ modulator, the frequency error of the integral path is much smaller than the type-II mode, producing a clean clock tone. However, in the 14 GHz spectrum, we can still
notice some spur near the tone coming from the $\Delta\Sigma$ noise, which is about $7dB$ higher than the phase noise floor.

![Figure 5.13: Spectrum of PLL output clocks at 12.5GHz and 14GHz in $\Delta\Sigma$ mode.](image)

**Test Results of SSPLL in type-I Mode**

Figure 5.14 shows the phase noise results of the PLL output in type-I mode. As the PLL is out-of-lock, the clock phase noise almost follows the VCO, leading to a huge integrated RMS jitter of 8.519ps and 8.643ps.
Figure 5.14: Phase noise of PLL output clocks at (a) 12.5 GHz and (b) 14 GHz in type-I mode.
Figure 5.9 shows the spectrum of the PLL outputs in type-I mode, which is full of noise and spur with un-locked loop.

![Spectrum](image)

Figure 5.15: Spectrum of PLL output clocks at (a) 12.5GHz and (b) 14GHz in type-I mode.

### 5.4 LDO effects on Phase Noise

As discussed in Section 4.5 of Chapter 4, the LDO in SerDes systems may affect the VCO and PLL phase noise. Therefore the phase noise of the PLL with LDO is tested to assess its effect. As expected, the phase noise in Figure 5.16 is inferior because of the LDO, however, the difference of the integrated RMS jitter is 10fs, so the phase noise degradation is small.
CHAPTER 5. SUB-100FS SUB-SAMPLING PLL MEASUREMENT RESULTS

5.5 Phase Noise Breakdown

Figure 5.17 shows the phase noise with the blocks in the PLL, including the VCO, the reference and its buffer, CP, PD and LF, when the output frequencies are 12.5GHz and 14GHz. As expected, the VCO and the reference are the main sources of phase noise, and the phase noise is optimized when the loop bandwidth are 12MHz and 14MHz.

Figure 5.18 compares the PLL phase noise and the noise from the ∆Σ modulator, showing that the ∆Σ noise causes the phase noise bump between 1MHz and 10MHz.

5.6 Summary and Comparison Table

The total power of the PLL is 17mW, where the reference buffer, PD and divider chain, digital loop and scan chain, and VCO, CP and $C^2MOS$ divider accounts for 25%, 3% and 72%, respectively (Figure 5.19). From the measured integrated RMS jitter and the power consumption, the figure-of-merit ($FOM_J$) can be calculated as

$$ FOM_J = 10 \log \left( \frac{\sigma_{rms}}{1s} \cdot \frac{Power}{1mW} \right) \quad (5.1) $$

where $\sigma_{rms}$ and $Power$ are the integrated rms jitter and the power consumption, respectively. The resulting $FOM_J$ of the PLL is $-254.8dB$. Furthermore, the figure-of-merit ($FOM_T$) considering frequency range can be calculated as

$$ FOM_T = 10 \log \left( \frac{\sigma_{rms}}{1s} \cdot \frac{Power}{1mW} \cdot \frac{1}{TR} \right) \quad (5.2) $$
where, $TR = f_{max} - f_{min}/f_{mid}$ $f_{max}$ is the maximum frequency, $f_{min}$ is the minimum frequency and $f_{mid}$ is the average frequency. Considering PLL output frequency range is 24.6 – 29.6GHz, the $FOM_T$ is $-247.3dB$.

Table 5.1 compares this design with state-of-the-art PLLs operating between 20 – 30GHz. Using the layout generated with BAG, we are still reaching the best FOM values compared with other designs, showing the effective of the design methodology and PLL architecture.
CHAPTER 5. SUB-100FS SUB-SAMPLING PLL MEASUREMENT RESULTS

Figure 5.18: Phase noise break down of (a) 12.5GHz and (b) 14GHz clocks in ΔΣ mode.

Figure 5.19: PLL power breakdown.
### Table 5.1: PLL performance comparison.

<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>Topology</strong></td>
<td>BB PLL</td>
<td>IL PLL</td>
<td>IL PLL</td>
<td>SS PLL</td>
<td>PFD PLL</td>
<td>SS PLL</td>
</tr>
<tr>
<td><strong>Technology</strong></td>
<td>32nm SOI</td>
<td>65nm CMOS</td>
<td>65nm CMOS</td>
<td>65nm CMOS</td>
<td>28nm CMOS</td>
<td>28nm CMOS</td>
</tr>
<tr>
<td><strong>Supply (V)</strong></td>
<td>1.0</td>
<td>1.2/0.95</td>
<td>1.2</td>
<td>1.2/0.55</td>
<td>1.2</td>
<td>1.0/0.9</td>
</tr>
<tr>
<td><strong>Frequency (GHz)</strong></td>
<td>23.8-30.2</td>
<td>18.0-2</td>
<td>27.4-30.8</td>
<td>25.4-29.5</td>
<td>23.3-30.2</td>
<td>24.6-29.6</td>
</tr>
<tr>
<td><strong>Ref. Clk (GHz)</strong></td>
<td>0.1944</td>
<td>1.125-1.438</td>
<td>2.0-2.4</td>
<td>0.103</td>
<td>0.4915</td>
<td>1.53-1.85</td>
</tr>
<tr>
<td><strong>RMS Jitter</strong></td>
<td>199.0 fs (1M-1G)</td>
<td>57.4 fs (1k-100M)</td>
<td>86.0 fs (1K-100M)</td>
<td>71.0 fs (1K-100M)</td>
<td>114.0 fs (10K-40M)</td>
<td>44.0 fs (1K-100M)</td>
</tr>
<tr>
<td><strong>Ref. Spur (dB)</strong></td>
<td>-45.3</td>
<td>-32.62</td>
<td>-63</td>
<td>-65</td>
<td>-56.6</td>
<td></td>
</tr>
<tr>
<td><strong>PN @ 1MHz (dBc/Hz)</strong></td>
<td>-86</td>
<td>-121</td>
<td>-115.6</td>
<td>-112.8</td>
<td>-104</td>
<td>-121.86</td>
</tr>
<tr>
<td><strong>FOM</strong> <strong>J</strong></td>
<td>-239.10</td>
<td>-253.5</td>
<td>-247.5</td>
<td>-252.9</td>
<td>-243.9</td>
<td>-254.8</td>
</tr>
<tr>
<td><strong>FOM</strong> <strong>T</strong></td>
<td>-232.86</td>
<td>-247.3</td>
<td>-238.1</td>
<td>-244.6</td>
<td>-238.1</td>
<td>-247.5</td>
</tr>
<tr>
<td><strong>Power (mW)</strong></td>
<td>31</td>
<td>13.7</td>
<td>24.3</td>
<td>10.2</td>
<td>31</td>
<td>17.0</td>
</tr>
<tr>
<td><strong>Area (mm²)</strong></td>
<td>0.022</td>
<td>0.462</td>
<td>0.11</td>
<td>0.24</td>
<td>0.11</td>
<td>0.134</td>
</tr>
</tbody>
</table>

*Measured from divide-by-2 divider

**FOM_J = 10log(σ_{rms} \cdot \frac{\text{Power}}{1\text{mW}})$$

***FOM_T = 10log(\frac{\text{Power}}{1\text{mW}} \cdot \frac{1}{\text{TR}}, \text{TR} = \frac{f_{\text{max}}-f_{\text{min}}}{f_{\text{mid}}})$
Chapter 6

200Gbps PAM-4 Transmitter with Hybrid Sub-Sampling PLL

By merging the datapath, clock distribution and SSPLL from Chapter 4, this chapter presents a complete 200Gbps PAM-4 TX in 28nm CMOS technology with layout generators, which includes a low-jitter type-I hybrid sub-sampling PLL with tri-state integral path, a clock distribution network with flexible timing control, and a high-bandwidth data path with 5-tap FFE and T-coil for bandwidth extension.

6.1 Structure and Clock Design Considerations of the 200Gb/s PAM-4 Transmitter

<table>
<thead>
<tr>
<th>Diagram</th>
<th>Quad LC VCO</th>
<th>Diff. LC VCO + Divider</th>
<th>Diff. LC VCO + Quad Gen</th>
</tr>
</thead>
<tbody>
<tr>
<td>IP</td>
<td>1x Freq</td>
<td>IP</td>
<td>IP</td>
</tr>
<tr>
<td>IN</td>
<td>QP</td>
<td>QP</td>
<td>QP</td>
</tr>
<tr>
<td></td>
<td>IN</td>
<td>IN</td>
<td>QN</td>
</tr>
<tr>
<td></td>
<td>QN</td>
<td>QN</td>
<td>QN</td>
</tr>
</tbody>
</table>

| Comparison | Good Jitter | Better Jitter | Good Jitter |
|            | Small Power | Large Power   | Small Power  |
|            | Large Area  | Large Area    | Small Area   |
|            | High Complexity | High Complexity | Low Complexity |

Figure 6.1: VCO and quadrature clock generation options.

For 200Gb/s PAM-4 transmitter, one of the main considerations of the clock generation and distribution is the choice of voltage-controlled oscillator and quadrature clock generation
options. Figure 6.1 shows the three potential options, whose quadrature errors are small enough to meet requirements and within reasonable adjustment range. First, a quadrature VCO can be used to generate the 4-phase clocks directly. While this architecture provides good jitter and small power, it needs large layout area and design effort due to two LC VCOs coupled with each other.

The second option is the VCO operating at doubled frequency followed by a frequency divider. This architecture usually provides better jitter performance with less interference and noise existing at the VCO frequency. However, as the VCO works at doubled frequency, it requires more power due to the lower tank quality factor. The design of frequency divider also increases the area and complexity if a resonant tank or CML-to-CMOS circuit is applied.
Finally, a differential LC VCO at quarter rate (25GHz in this design) and quadrature clock generation circuit is employed, which has small power, small area, and low complexity. The class-C VCO with tail inductor connects to an ac-coupled trans-impedance-amplifier-based clock buffer to adjust the DC voltage and correct duty-cycle of the clock, and an injection-locked quadrature generator is attached to generate the 4-phase 25GHz clocks.

Figure 6.3 shows the overall TX architecture. The type-I hybrid SSPLL with tri-state integral path from 4 and quadrature clock generator from 3 produce the low-jitter 4-phase 25GHz clocks, while the remaining duty cycle errors and quadrature errors are corrected by the variable delays and ac-coupling resonant buffer, which drives the 4-to-1 multiplexers (MUXs) in the data path and the 2MOS clock dividers in the clock distribution network. The phases of divided clocks are adjusted by the phase interpolator and digital-controlled delay line to maximize the time margin between the retimers, 8-to-4 MUXs and 4-to-1 MUXs across different PVT corners.

Figure 6.3: Architecture of the 200Gb/s PAM-4 TX.

The data path consists of pattern generators, 128:8 serializers, a thermometer encoder, and retimers, followed by 18 FFE driver segments, which can be programmed to support PAM-4 and NRZ data patterns. To extend the data path bandwidth, T-coils are added at the output node to isolate the capacitive loading from MUX/driver cells, ESD diodes (supporting >1KV HBM and 250-V CDM levels), resistors, pull-up current sources and
PADs. The flexible 5-tap coarse-fine FFE is tuned to cancel the pre- and post- inter-symbol interference (ISI).

Figure 6.4 shows the circuit diagram of the coarse and fine FFE scheme. For coarse FFE, to avoid implementing 1-UI delay at full data rate, the 1-UI delay is implemented in quarter rate, by multiplexing proper data ($D_8(0:7)$) and clock ($C_8(0:3)$) into the 8-to-4 MUX. It also increases the time margin for the MUX and enables the implementation of the 5-tap FFE at a lower data rate. The fine FFE is adjusted in the final 4-to-1 MUX/driver stage, by tuning the gate voltage of the cascode MOS transistor (M2), controlling the tap weights with 0.6mVppd resolution by a 7-bit DAC. Figure 4 also compares the pulse response without FFE and with FFE. By properly setting the 1-tap and 2-tap post cursor FFE, the inter-symbol interference (ISI) is eliminated. From the channel loss, the FFE improves the loss by 4.5dB at baud-rate frequency.

![Figure 6.4: Circuit diagram of the coarse and fine FFE scheme.](image)

### 6.2 Layout and Testbench Setup

The proposed TX was designed, fabricated in a 28nm planar CMOS technology (Figure 6.5). The active area of the TX is $0.5617\, \text{mm}^2$, in which the blocks are either generated with BAG or synthesized with digital flow and the top-level is merged manually.

Figure 6.6 shows the test bench setup for the 200Gb/s SerDes TX with SSPLL. The Keysight N8257D signal generator produces the reference clock, which is converted to differential after the Marki BAL0006 balun and connected to the test board. The chip receives the
differential reference clocks through the K-connectors and FR4 microstrip transmission line, and generates 12.5GHz differential clocks. These clocks are converted to single-ended clock after the Mini-Circuits BLK-18-S+ DC block, and Marki BAL0026 balun. The Keysight N5052B signal analyzer receives one of the clocks from the HP 11667B power divider to plot its spectrum and phase noise.

The data path of chip uses clocks generated from the SSPLL clocks and the clock distribution network to produce the 100Gb/s NRZ and 200Gb/s PAM-4 PRBS-7 pattern. The high-speed data stream is probed with FormFactor I67 Infinity probe, and connects to Keysight 1046A sampling module through SHF DCB-65R DC block and Centric RF C8184 adapter. Finally, the Keysight N1000A sampling scope gets the data, which is triggered by the amplified PLL clock with Mini-Circuits ZX60-183-S+, to plot the eye-diagram. The total channel loss of is 6dB at baud-rate frequency, due to bandwidth of probes, cables, DC blocks, adaptors and scope headers.

### 6.3 Measurement Results

#### SSPLL Test Results

In the SerDes transmitter, the same PLL with different buffer size in Chapter 4 is used, which is tested to verify its performance. Figure [6.7](#) shows the phase noise of the 12.5GHz
PLL outputs. The phase noise at $1\, MHz$ offset is $-121.71\, dBc/Hz$, with the RMS jitter integrated from $1\, kHz$ to $100\, MHz$ being 46.49$fs$.

Figure 6.8 shows the spectrum of the PLL outputs with a frequency range of $4\, GHz$. The power of the spur coupled from the reference is $-62.33\, dB$ less than the clock power. These results are almost same with the SSPLL standalone, and meet the specifications of the $200Gb/s$ SerDes TX.

**Test Results of Serdes TX**

Similar as Chapter 3, there are two versions for the SerDes TX design, TX with ESD and without ESD, and the test results of both of them are presented.
CHAPTER 6. 200GBPS PAM-4 TRANSMITTER WITH HYBRID SUB-SAMPLING PLL

Figure 6.7: SSPLL phase noise.

Figure 6.8: SSPLL spectrum.

Eye Diagram of Clock Pattern

Figure 6.9 shows the eye diagram of the 50GHz clock pattern for TX without and with ESD. For the TX without ESD, the eye amplitude is 301mV and the RMS jitter is 139fs. On the other hand, for the TX with ESD, the eye amplitude is 203mV and the RMS jitter is 197fs.

Eye Diagram of NRZ Pattern

Figure 6.10 shows the eye diagram of the 100Gb/s PRBS-7 NRZ pattern for TX with ESD, when the FFE is off. The vertical eye opening is 107mV, and the horizontal eye opening is
CHAPTER 6. 200GBPS PAM-4 TRANSMITTER WITH HYBRID SUB-SAMPLING PLL

Figure 6.9: Eye diagram of 50GHz clock pattern for TX (a) without and (b) with ESD.

Figure 6.10: Eye diagram of 100Gb/s PRBS-7 NRZ pattern for TX with ESD, when the FFE is off.

Figure 6.11 shows the eye diagram of the 100Gb/s PRBS-7 NRZ pattern for TX without and with ESD, when the FFE is on. For the TX without ESD, the vertical eye opening is 214mV and the horizontal eye opening is 0.76UI. On the other hand, for the TX with ESD, the vertical eye opening is 270mV and the horizontal eye opening is 0.76UI.\footnote{Generally, the TX without ESD is better than with ESD. The inconsistency of is an open mystery.}

**Eye Diagram of PAM-4 Pattern**

Figure 6.12 shows the eye diagram of the 100Gb/s PRBS-7 PAM-4 pattern for TX with ESD, when the FFE is off, the PAM-4 eye is totally closed. From the eye diagram, the output swing is about 750mV.
CHAPTER 6. 200GBPS PAM-4 TRANSMITTER WITH HYBRID SUB-SAMPLING PLL

Figure 6.11: Eye diagram of 100Gb/s PRBS-7 NRZ pattern for TX (a) without and (b) with ESD.

Figure 6.12: Eye diagram of 100Gb/s PRBS-7 PAM-4 pattern for TX with ESD, when the FFE is off.

Figure 6.13 shows the eye diagram of the 200Gb/s PAM-4 pattern for TX without and with ESD, when the FFE is on. For the TX without ESD, the vertical eye openings are 41mV, 39mV and 35mV, respectively, the horizontal eye openings are 0.37UI, 0.29UI and 0.29UI, respectively. For the TX with ESD, the vertical eye opening is 62mV, 54mV and 60mV.
respectively, and the horizontal eye opening are 0.35UI, 0.27UI and 0.33UI respectively. The Ratio of Level Mismatch (RLM) are 95.6% and 96.7%, meeting the requirement of > 95% from standards [39], [40].

Figure 6.13: Eye diagram of 100Gb/s PRBS-7 NRZ pattern for TX (a) without and (b) with ESD.

Pulse Response and Channel Loss

Figure 6.14 shows the pulse responses and the channel losses of the TX with ESD. By properly setting the 1-tap and 2-tap post cursor FFE as labeled below Figure 6.14 (a), the inter-symbol interference (ISI) is eliminated, including the first post-cursor ISI with ratio 0.34 of the main cursor.

The channel loss of the whole signal path, including the driver, probe, DC-block, cable, adaptor and scope remote head is calculated by the inverse Fourier transform. When the

\[ \text{Similar to the NRZ case, the inconsistency of eye-diagram is an open mystery.} \]
FFE is off, the normalized loss at baud-rate frequency is $-11.7\,\text{dB}$, and the FFE improves it by about $4.5\,\text{dB}$.

Figure 6.14: TX (a) pulse response and (b) channel loss from inverse Fourier transform.

6.4 Summary and Comparison Table

The whole TX consumes 937mW, with 17mW in SSPLL, 348mW in clock distribution and 566mW in data path (Figure 6.15). For 200Gb/s PAM-4 data, the efficiency is $4.69\,\text{pJ/bit}$, while the efficiency is $9.37\,\text{pJ/bit}$ with 100Gb/s NRZ data.

Figure 6.1 compares the TX performance with other state-of-the-art designs, showing the highest data-rate with an on-chip PLL at good power efficiency for a design in a standard planar CMOS process using generator-based design flow.

Figure 6.15: TX power breakdown.
### Table 6.1: TX performance comparison.

<table>
<thead>
<tr>
<th></th>
<th>ISSCC’21</th>
<th>ISSCC’21</th>
<th>ISSCC’18</th>
<th>ISSCC’20</th>
<th>ISSCC’21</th>
<th>ISSCC’21</th>
<th>This Work</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td>[41]</td>
<td>[34]</td>
<td>[5]</td>
<td>[12]</td>
<td>[63]</td>
<td>[64]</td>
</tr>
<tr>
<td><strong>Architecture</strong></td>
<td>Quarter-rate</td>
<td>Quarter-rate</td>
<td>Quarter-rate</td>
<td>Quarter-rate</td>
<td>Quarter-rate</td>
<td>Quarter-rate</td>
<td>Quarter-rate</td>
</tr>
<tr>
<td><strong>Clock Source</strong></td>
<td>On-chip</td>
<td>External</td>
<td>On-chip</td>
<td>External</td>
<td>External</td>
<td>External</td>
<td>On-chip</td>
</tr>
<tr>
<td><strong>Output Swing w/o FFE</strong></td>
<td>$1.0V_{ppd}$</td>
<td>$0.8V_{ppd}$</td>
<td>$0.75V_{ppd}$</td>
<td>$0.56V_{ppd}$</td>
<td>-</td>
<td>-</td>
<td>$0.75V_{ppd}$</td>
</tr>
<tr>
<td><strong>FFE</strong></td>
<td>8-tap</td>
<td>5-tap</td>
<td>3-tap</td>
<td>8-tap</td>
<td>8-tap</td>
<td>5-tap</td>
<td>5-tap</td>
</tr>
<tr>
<td><strong>ESD</strong></td>
<td>Yes</td>
<td>Yes</td>
<td>No</td>
<td>Yes</td>
<td>Yes</td>
<td>Yes</td>
<td>Yes</td>
</tr>
<tr>
<td><strong>RJ($f_{rms}$)</strong></td>
<td>65 (4MHz CDR)</td>
<td>204</td>
<td>150</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>134</td>
</tr>
<tr>
<td><strong>Signaling</strong></td>
<td>PAM-4</td>
<td>PAM-4</td>
<td>NRZ</td>
<td>PAM-4</td>
<td>NRZ-4</td>
<td>PAM-4</td>
<td>PAM-4</td>
</tr>
<tr>
<td><strong>Data Rate (Gb/s)</strong></td>
<td>224</td>
<td>180</td>
<td>90</td>
<td>112</td>
<td>56</td>
<td>100</td>
<td>112</td>
</tr>
<tr>
<td><strong>Eye Height (mV)</strong></td>
<td>90</td>
<td>53</td>
<td>234</td>
<td>30</td>
<td>260</td>
<td>73</td>
<td>59</td>
</tr>
<tr>
<td><strong>Active Area (mm²)</strong></td>
<td>0.088</td>
<td>0.432</td>
<td>0.0302</td>
<td>0.504</td>
<td>0.032</td>
<td>0.228</td>
<td>0.541</td>
</tr>
</tbody>
</table>

*Excluding PLL
Chapter 7

Conclusions

7.1 Thesis Summary

In ultra-high-speed wireline transceivers, the design of clock generation and distribution circuits has becomes increasingly complex and time-consuming, while the development and usage of new FinFET processes make the situation even worse. In this thesis, we focus on the design of energy-efficient clock generation and distribution network for a $28/32\text{Gbps}$ SerDes and $200\text{Gbps}$ PAM-4 transmitter with generator-based design methodology using BAG, which accelerates the design procedure, while satisfying the performance requirements.

The BBPLL generator for $28/32\text{Gbps}$ SerDes that using top-down and bottom-up design methodology is reported. The design methodologies for the PLL generator are classified into three types: the direct-sizing method, look-up table method and iteration loop method. After the system-level analysis, the generator for the inductor, varactor, MOM capacitor, CapDAC switch and VCO are proposed using these methodologies. Three 14GHz PLLs are instantiated in TSMC 16nm, GF 14nm and Intel 22nm technologies, demonstrating the process portability. The generation time each design is less than four days, which enables fast PLL design and technology porting. The PLL design in TSMC 16nm shows RMS jitter of $565.4fs$, power of $6.64mW$ and a FOM value of -236.7.

Furthermore, a flexible clock distribution network for a $200\text{Gbps}$ PAM-4 transmitter is designed using the BAG layout generators in 28nm CMOS technology. The C8 clock distribution circuit with delay variable satisfies the timing constrains of different data path stages at all PVT corners, and the C4 clock distribution circuit with duty-cycle and quadrature error correction eliminates the clock-related distortion of the eye-diagram. With an eye opening with $>52.9mV$ eye height, $0.36UI$ eye width, 98% RLM and $4.63pJ/b$ at $200\text{Gbps}$ PAM-4 signaling under $>6dB$ channel loss at $50\text{GHz}$, the proposed TX demonstrates the highest data rate achieved using a planar process.

Finally, a sub-100fs sub-sampling PLL is generated with BAG, and merged with the data path and clock distribution circuit. The hybrid architecture is used to remove the capacitor
in the LF, and the type-I loop with tri-state integral path eliminates the voltage ripples of the hybrid loop. In the measurement, the PLL offers a RMS jitter of $44\,fs$ at $28\,GHz$ output, and a spur of $-56.6\,dB$, which results in the FOM value $-254.8\,dB$. The transmitter data path, achieving $4.69\,pJ/bit$ efficiency, $54mV$ eye height, $0.27\,UI$ eye width, and $97\%$ RLM, showing the fastest TX system using a planar process.

7.2 Future Directions

With the $200Gb/s$ TX layout generator proposed in this thesis, it becomes possible to investigate more design directions. First, just like the BBPLL generator, it will be interesting to build a circuit generator of the data path, clock distribution network and PLL, which can design the system automatically meeting the data rate and jitter requirements.

Based on the low-level layout generators, more circuits such as the $200Gb/s$ CDR, or even receiver can be designed. The fractional-N PLL based on the type-I hybrid SSPLL with tri-state path is also a direction to explore, as between $20 – 30\,GHz$ the designs with jitter performance below $50\,fs$ are rare.

Taking a step forward, with further requirement of the data roaming and information explosion, the data rate of $400Gb/s$ will be the aim the next generation SerDes. The PAM8 modulation scheme or even faster PAM4 architectures are potential options. The generator-based design methodologies can play a significant role in these designs.
Bibliography


Appendix A

VCO Frequency Optimization

In Chapter 2, the object of frequency range and frequency resolution for VCO design is deciding the sizes of CapDAC, fine varactor, integral varactor and proportional varactor, while maximizing the tank quality factor. This is done with a two-steps design strategy. First, the CapDAC and varactor are sized, with $C_{exp}$, $C_{int}$ and $C_{prop}$ labeled as a fixed capacitor $C_{exp}'$. Then the quality factor of the tank is

$$Q_{tot,1} = C_{tot}/\left(\frac{(2^N - 1)C_{on}}{Q_{CapDAC}} + \frac{C_{fine,avg}}{Q_{fine}}\right)$$

(A.1)

where $C_{tot}$ is the total capacitance, $Q_{CapDAC}$ is the quality factor of the CapDAC, i.e. $\omega CR_{sw}/N_{sw}$, $Q_{fine}$ is the quality factor of the fine varactor, and $C_{fine,avg}$ is the average capacitance of the fine varactor. Then the maximum frequency $f_{max}$ and minimum frequency $f_{min}$ are

$$f_{max} = \frac{1}{2\pi \sqrt{L(C_m + (2^N - 1)C_{off} + C_{fine,min})}}$$

(A.2)

$$f_{min} = \frac{1}{2\pi \sqrt{L(C_m + (2^N - 1)C_{on} + C_{fine,max})}}$$

(A.3)

where $C_m$ is $C_L + C_{cp} + C_{par} + C_{exp}'$, including the capacitance of the load, cross-coupled pair, routing parasitic and $C_{exp}'$. $C_{on}$ is $C_t$, $C_{off}$ is $C||\cdot \cdot(C_p + N_{sw}C_{sw})$, and $C_{fine,max}$ and $C_{fine,min}$ are the maximum and minimum capacitance of the fine varactor. To guarantee enough coverage between the frequency band, the tuning range of the varactor should be larger than the CapDAC tuning step.

$$C_{fine,max} - C_{fine,min} \geq \delta(C_{on} - C_{off})$$

(A.4)
where coverage ratio $\delta$ is a ratio factor larger than one. Therefore, the optimization problem is the A.5, where $f_{0,\text{max}}$ and $f_{0,\text{min}}$ are the target maximum and minimum frequencies, and the variables are the CapDAC switch size $N_{\text{sw}}$, unit capacitance $C$, and fine tuning varactor $C_{\text{fine,avg}}$.

$$\max_{N_{\text{sw}}, C, C_{\text{fine}}} \frac{C_{\text{tot}}}{(2^N - 1) C_{\text{on}} + \frac{C_{\text{fine,avg}}}{Q_{\text{CapDAC}}}}$$

s.t.

$C_{\text{fine,max}} - C_{\text{fine,min}} \geq \delta (C_{\text{on}} - C_{\text{off}})$

$f_{0,\text{min}} \geq \frac{1}{2\pi} \sqrt{LC_{\text{max}}}$

$f_{0,\text{max}} \leq \frac{1}{2\pi} \sqrt{LC_{\text{min}}}$

$C_{\text{max}} = C_m + (2^N - 1) C_{\text{on}} + C_{\text{fine,max}}$

$C_{\text{min}} = C_m + (2^N - 1) C_{\text{on}} + C_{\text{fine,min}}$

$C_m = C_L + C_{\text{cp}} + C_{\text{par}} + C'_{\text{exp}}$

$C_{\text{tot}} = C_m + 2^{N-1}(C_{\text{on}} + C_{\text{off}}) + C_{\text{fine,avg}}$

$C_{\text{on}} = C$

$C_{\text{off}} = C||(C_p + N_{\text{sw}} C_{\text{sw}})$

$Q_{\text{CapDAC}} = \omega R_{\text{sw}} / N_{\text{sw}}$

$Q_{\text{fine}} = \omega C_{\text{fine,avg}} R_{\text{fine}}$

Similarly, the quality factor of the integral varactor and proportional varactor is

$$Q_{\text{tot,2}} = \frac{C_{\text{tot}}}{(C_{\text{int,avg}} + \frac{C_{\text{prop,avg}}}{Q_{\text{prop}}})}$$

where $C_{\text{tot}}$ is the total capacitance, $C_{\text{int,avg}}$ is the average capacitance of the integral varactor, $Q_{\text{int}}$ is the quality factor of the integral varactor, $C_{\text{prop,avg}}$ is the average capacitance of the integral varactor, $Q_{\text{prop}}$ is the quality factor of the integral varactor. The size of the fine tuning varactor should be large enough to meet frequency overlapping specification, and small enough that the capacitance variation is tiny compared with proportional control to avoid the limit cycle jitter contribution. The equations A.7 and A.8 are derived

$$C_{\text{int,max}} - C_{\text{int,min}} \geq (C_{\text{fine,max}} - C_{\text{fine,min}})/2^{N_1}$$

$$C_{\text{prop,max}} - C_{\text{prop,min}} \gg (C_{\text{int,max}} - C_{\text{int,min}})/2^{N_2}$$
where $C_{\text{int,max}}$ is the maximum capacitance of integral varactor, $C_{\text{int,min}}$ is the minimum capacitance of integral varactor, $C_{\text{prop,max}}$ is the maximum capacitance of proportional varactor, and $C_{\text{prop,min}}$ is the minimum capacitance of proportional varactor. The proportional frequency tuning range is determined with system analysis

$$\Delta f_{0,\text{prop}} = f_{\text{prop,max}} - f_{\text{prop,min}} \quad (A.9)$$

$f_{0,\text{prop}}$ is the proportional frequency step specification, and $f_{\text{prop,max}}$ and $f_{\text{prop,min}}$ is the maximum and minimum frequency when changing the proportional varactor. Therefore, the optimization problem is shown in Equation $A.10$, where the variables are integral varactor $C_{\text{int,avg}}$, and proportional tuning varactor $C_{\text{prop,avg}}$.

$$\max_{C_{\text{int,avg}},C_{\text{prop,avg}}} \frac{C_{\text{tot}}}{(C_{\text{int,avg}} + C_{\text{prop,avg}} \cdot Q_{\text{int}} + Q_{\text{prop}})}$$

s.t.

$$C_{\text{int, max}} - C_{\text{int, min}} \geq (C_{\text{fine, max}} - C_{\text{fine, min}})/2^{N_1}$$

$$C_{\text{prop, max}} - C_{\text{prop, min}} \gg (C_{\text{int, max}} - C_{\text{int, min}})/2^{N_2}$$

$$\Delta f_{0,\text{prop}} = f_{\text{prop,max}} - f_{\text{prop,min}}$$

$$C_m = C_L + C_{\text{exp}} + C_{\text{par}} + 2^{N-1}(C_{\text{on}} + C_{\text{off}}) + C_{\text{fine,avg}}$$

$$f_{\text{prop,max}} = 1/2\pi \sqrt{L(C_m + C_{\text{int,avg}} + C_{\text{prop, max}})}$$

$$f_{\text{prop,min}} = 1/2\pi \sqrt{L(C_m + C_{\text{int,avg}} + C_{\text{prop, min}})}$$

$$Q_{\text{int}} = \omega C_{\text{int,avg}} R_{\text{int}}$$

$$Q_{\text{prop}} = \omega C_{\text{prop,avg}} R_{\text{prop}}$$

$$C_{\text{exp}} = C_{\text{exp}}' - C_{\text{int,avg}} - C_{\text{prop,avg}}$$

From $A.5$ and $A.10$, the sizes of CapDAC, fine varactor, integral varactor and proportional varactor are decided from frequency range and frequency resolution for VCO design with a searching algorithm in Chapter 2.