DECOMPOSITION OF MULTI-PHASE TIMED
FINITE STATE MACHINES

by

Szu-Tsung Cheng and Robert K. Brayton

Memorandum No. UCB/ERL M95/67

14 September 1995
DECOMPOSITION OF MULTI-PHASE TIMED
FINITE STATE MACHINES

by

Szu-Tsung Cheng and Robert K. Brayton

Memorandum No. UCB/ERL M95/67

14 September 1995

ELECTRONICS RESEARCH LABORATORY

College of Engineering
University of California, Berkeley
94720
Decomposition of Multi-Phase Timed Finite State Machines

Szu-Tsung Cheng * Robert K. Brayton*

Abstract

We present a novel approach to synthesizing hardware implementation from Hardware Description Language (HDL) programs that cannot be automatically synthesized before. We deal with multi-phase/ multi-stage designs, and demonstrate that this problem can be mapped into a class of timed automata which is called “multi-phase” finite state machines (FSM). We propose three procedures to decompose a multi-phase FSM into a network of interacting single-phase FSMs. The first two procedures are based on the region graph expansion of a timed automata [AD90]. The first procedure extracts single-phase FSMs by traversing a region graph. The second procedure formulates the region graph decomposition as an integer linear programming. These two region-graph-based procedures may have an explosion in the number of states. The third procedure, without building intermediate transition structures, constructs single-phase FSMs directly from the transition structure of a multi-phase FSM. It is more efficient but redundancy might exist in the constructed FSMs. Not only can these procedures be used for the synthesis from a multi-phase design, they can also be used to speed up FSM-based simulation.

*EECS Department, University of California, Berkeley
1 Introduction

Hardware description languages (HDL) for event-driven simulation (e.g., VHDL[vhd88], Verilog [TM91]) have been widely used in circuit and system design. These HDLs are designed for efficient simulation, but their formal semantics are not predetermined. Therefore, it is possible to write an HDL program which has no corresponding hardware implementation. Some algorithms [syn94, vhd92] have been proposed to compile some HDL programs into implementations. However, these state-of-the-art HDL compilers are limited to a subset of the language as well as to single-phase processes. In some designs, like multi-phase pipeline circuits, multi-phase protocols, etc., this is too restrictive.

The synchronous finite state machine (FSM) model used in hardware synthesis interprets transitions as controlled by a central clock [Koh78, SSL+92, VSV90, LN89, DHLN91]. On the other hand, multi-phase FSMs are useful to model HDL programs in which a process is controlled by several clocking schemes. In a multi-phase FSM, whether a transition is made depends on the “phase” of the current state. Unfortunately, without analyzing the phase relationship among different clocking schemes, it is impossible to obtain a correct implementation for a multi-phase FSM. As a result, timing information must be preserved in the modeling of HDL programs so that synthesis can be performed.

Timed automata [AD90] are ordinary automata augmented with timing elements for modeling real-time systems. They have been successfully used in verification of timing constrained systems [AD90, ACH+92, CDHWT92, LB93, LB94, BSV92, BBC+95]. In [CBY+95] timed automata were proposed to model a general class of Verilog programs. The extracted information can also be used for formal verification [ABB+94, BBC+95].

In this paper, we address the problem of synthesizing circuits from multi-phase FSMs and multi-phase HDL programs. First, we give some motivation and definitions in Section 2. We demonstrate that a multi-phase FSM can be decomposed into a network of interacting single-phase FSMs. Two decomposition procedures based on region graphs are proposed in Sections 3.1 and 3.2. One is based on region graph traversal, the other on an integer programming formulation. In Section 3.3, we present a more efficient procedure. These techniques are HDL independent since they are based on a formal model, “multi-phase FSMs”. More discussion on these approaches is given in Section 4. Two applications (for synthesis and for FSM simulation) are presented in Section 5. In Section 6, we present some preliminary experimental results on the size of the single phase FSMs versus the more compact multi-phase FSMs.

Our main contribution is that we provide a technique for synthesizing multi-phase HDL programs which also lead to more efficient simulation techniques as well (see section 5).

2 Motivation and Definitions

When HDLs like Verilog and VHDL are used for synthesis, it is not easy to make circuits out of general HDL programs even though these languages are called “hardware description languages”. Two difficulties arise. First, these languages were designed for efficient simulation. No formal semantics exist; their semantics depend on the specific schedule a simulator chooses at run time. Therefore, it is hard to “guess”
always begin
  @(posedge phi1) i_fetch;
  @(posedge phi2) ...
  @(posedge phi3) ...
end

process begin
  wait until (phi1'event and phi1 = '1'); i_fetch;
  wait until (phi2'event and phi2 = '1'); ...
  wait until (phi3'event and phi3 = '1'); ...
end

Control Flow Graph (CFG)

Table 1: A multi-phase system in Verilog/VHDL and the impact of clock configurations on system behavior.

In this paper we are concerned with multi-phase synchronous HDL programs not only for synthesis but also for efficient simulation (see section 5). We assume that a design is delay independent: all delay information can be discarded. An HDL program is modeled by a sequencer and a datapath. Data-paths are allocated to emulate the data operations of a program. A sequencer is used to control register access. Control flow graphs (CFG) are used to represent the abstract execution of an HDL program. But a control flow graph alone does not provide enough information to devise a sequencer. Consider, for instance, the simplified pipeline processor in Table 1 (a Verilog program on the left, a VHDL process for the same processor on the right). Assume that phi1, phi2, and phi3 are running at the same frequency (with period π). i_fetch may get executed every one, two, or three π time units, depending on the phase relationship among phi1, phi2, and phi3. Hence, register variables touched by i_fetch get updated every one, two, or three π. Note that these cases have the same control flow graph. Without the timing information from a multi-phase HDL program, the implementation of the program cannot be determined.
Definition 2.1 (Phase) A phase $\phi$ is a pair $(\pi, \rho)$ where $\rho \in \mathbb{R}^+ \cup \{0\}$, $\pi \in \mathcal{N}$. $\phi$ is a periodical event. Event $\phi$ is generated every $\pi$ time units. It is first emitted at $\rho + \pi$ time units.

Definition 2.2 (Multi-Phase FSM) A Finite State Machine (FSM) $M$ is a tuple $\langle Q, q_0, \Sigma, \delta, \lambda \rangle$. $Q$ is the set of states. $q_0 \in Q$, is the initial state. $\Sigma = I \cup O$ is the input/output alphabet of $M$. $\delta$ is the transition function, $\lambda$ is the output function. $\delta : Q \times I \rightarrow Q$. $\lambda : Q \times I \rightarrow O$. $\delta$ and $\lambda$ are completely specified. A Multi-Phase FSM (MPFSM) $M$ is a tuple $\langle Q, q_0, \Sigma, \delta, \lambda, \phi \rangle$. $\phi : Q \rightarrow \mathcal{N} \times [\mathbb{R}^+ \cup \{0\}]$. It is a FSM in which each state is labelled with a phase $\phi(s)$. A Single-Phase FSM (SPFSM) is a special case of multi-phase FSMs where all states are labeled by the same phase. A $\phi$-machine is a single-phase FSM that is controlled by phase $\phi$. The set of all phases used in $M$ is denoted by $\Phi(M) = \{ \phi(s) \in \mathcal{N} \times [\mathbb{R}^+ \cup \{0\}] | s \in Q, \phi(s) = \phi_s \}$.

If a state $s$ in a multi-phase FSM is labelled with phase $\phi(s) = (\pi, \rho)$, then a transition from $s$ can be made only when the corresponding phase event happens (and the labels on the transition are met). We use multi-phase FSMs to model HDL programs in the following way. First, a CFG is extracted from an HDL program. For each event control node (node that corresponds to $\mathbf{Q}(\ldots)$ in Verilog, or $\mathbf{wait}$ in VHDL) in the CFG, a multi-phase FSM state is allocated. Transitions in the multi-phase FSM are derived by an event control to event control path traversal [CB94]. In this paper, we assume that all synchronization signals are periodic and the phase relationships among them are known.

3 Decomposing Multi-Phase Finite State Machines Into Single-Phase Finite State Machines

We present three algorithms that extract implementations from multi-phase FSMs. An extracted implementation consists of a network of interacting single-phase FSMs. Each single-phase machine can be regarded as a FSM in traditional sequential synthesis. The first two algorithms first build a timed automata that emulates a multi-phase FSM derived from an HDL program. A region graph is then constructed from the timed automata [AD90, ACH+92]. A region graph is a untimed transition structure where timing information is incorporated in each region. The first algorithm decouples the region graph into a set of interacting single-phase FSMs by graph traversal. The second algorithm uses integer programming to solve the single-phase FSM extraction from a region graph. The third algorithm decomposes a multi-phase FSM into a control-token network and a set of difference counters. The control-token network has a structure similar to the transition structure of the multi-phase FSM. Control token passing inside the network depends on the state of difference counters. Difference counters are used to provide each single-phase FSM with information regarding relative phases of the other clocks. Although the region-graph-based algorithms have more opportunity for optimization, they can encounter a size explosion during region graph construction. On the other hand, the direct structure-based algorithm is more efficient, but it may generate a circuit that is not optimal.
3.1 Algorithm I - Decomposing Region Graph of a Multi-Phase FSM Using Graph Traversal

Given a multi-phase FSM, the way a state responds to a sequence of inputs may depend on the configuration of the clock that control the progress of the MPFSM. For instance, consider Figure 1.a. The periods of the clocking signals $\phi_1$, $\phi_2$, and $\phi_3$ are 2, 1, and 4, respectively. Assume that $L$ is false and the machine has just reached unshaded $\phi_1$ from the starting state (where all clocks are reset to zero), then after 4 time units, shaded $\phi_1$ will be visited. Afterward, if unshaded $\phi_1$ is visited again and $L$ is false, shaded $\phi_1$ can not be visited in 6 time units.

Snapshots [AD90] are used to differentiate a state with various clock configurations. A snapshot is a pair consisting of a state in the automaton and assignments to timer variables. However, there is an infinite number of snapshots. Therefore, transition systems built from snapshots may be infinite. Fortunately, for our application, many snapshots are equivalent and the number of equivalence classes is finite. Each equivalence class forms a region [AD90, ACH+92].

In this section, a set of timed automata is used to emulate a multi-phase FSM. The emulating timed automata is then expanded to derive a region graph [ACH+92, CDHWT92]. We then present a class of procedures that produce single-phase FSMs by walking the extracted region graph. The quality of the generated single-phase FSMs depends heavily on the way each transition is generated and labeled.

A multi-phase FSM $M = <Q, q_0, \Sigma, \delta, \lambda>$ can be modeled by the product of a set of timed automata. Basically, we create a phase signal generator for each synchronization signal. We then copy the transition graph of $M$. Each transition is controlled by associated labels as well as the phase of the present state. In general, a timed automata $T$ is built from $M$ according to the following rules.

- Label each transition $(s, i \circ o, t)$ of $M$ with $\phi(s)$. 

Figure 1: A multi-phase FSM, its region graph, and extracted single-phase FSMs.
always begin
  stmt1;  stmt2;  
end  

process
begin  
wait (stmt1);  stmt1;  wait (stmt2);  stmt2;  
end  
process

(a.1) Verilog process

process
begin  
wait (stmt1);  stmt1;  wait (stmt2);  stmt2;  
end  
process

(a.2) VHDL process

(b) MPFSM for sequence

(c) timed automata

(d) region graph

Figure 2: Region expansion and multi-phase FSM of a hardware description language (HDL) process.

- Add self-loop to each state $s$ of $M$. The loop is labelled with $\overline{\phi(s)}$.
- For each $\phi = (\pi, \rho) \in \Phi(M)$,
  1. Allocate a state $\tilde{\phi}$.
  2. Allocate a timer $t$ for $\tilde{\phi}$.
  3. Add a self-loop on state $\tilde{\phi}$ labelled with $\overline{\phi}, t < \pi$.
  4. Add a self-loop on state $\tilde{\phi}$ labelled with $\phi, t \rightarrow \pi, \text{Reset}(t)$.
  5. If $\rho \neq 0$ allocate a state $\hat{\phi}$.
  6. If $\rho \neq 0$ add a transition from $\hat{\phi}$ to $\tilde{\phi}$ labelled with $t \rightarrow \rho$.

After building an emulating timed automata for a MPFSM, the methods of [ACH+92, CDHWT92] can be used to derive its region graph $R$. Figure 2 shows an example HDL process (Verilog and VHDL), the multi-phase FSM extracted from the control flow graph of the process, and the timed automata constructed according to the above rules. In this example, $\phi(s) = \phi_1 = (\pi_1, \rho_1) = (5, 0)$ and $\phi(t) = \phi_2 = (\pi_2, \rho_2) = (3, 0)$. We choose the lowest boundary class [AD90] within each region as the representative for that region. For example, state $<s, (2 \leq x \leq 3, 0 \leq y < 1) >$ is represented as $<s, [2, 0] >$. For a region state $r \in R$, we also define the phase of the region, $\phi(r)$, to be the set of clocks that count from zero in that region. That is, on entering the region, phase signals in $\phi(r)$ are emitted and timers for those phase signals are reset.

Definition 3.1 (Phase of a region) Given a region $\alpha =< s, (\tau_1, \ldots, \tau_n) >$ in a region graph $R$, $\phi_i \in \phi(\alpha)$ iff $0 \in \tau_i$.

For example, Figure 1.b is the region graph derived from Figure 1.a. $\phi(a) = \{\phi_1\}$ and $\phi(b) = \{\phi_1, \phi_2\}$.

The following procedure, for each phase $\phi_i$, builds transitions for a $\phi_i$-machine by enumerating paths on region graph $R$ of a multi-phase FSM $M$. An enumerated path $p : s \rightarrow t$ has to satisfy the following criteria:

1. $\phi(s) = \phi(t) = \phi_i$.
2. Except $s$ and $t$, $p$ contains no region $r$ such that $\phi_i \in \phi(r)$.
3.2 Algorithm II - Extracting Single-Phase FSMs from Region Graph Using Integer Programming

In this section, integer programming [Pap82] is used to solve single-phase FSM extraction. Given a multi-phase FSM $M$ and its region graph $R$, an integer programming instance is formulated in the following way.

For each state $s \in R$, allocate a variable $n_s$. $n_s$ indicates if there is a single-phase FSM state that is allocated to represent region $s$. For each transition $s \rightarrow t \in R$, allocate a variable $e_{st}$. $e_{st}$ indicates if region transition $s \rightarrow t$ should be identifiable with the produced single-phase FSMs. For each transition $< m, (...) > \rightarrow t \in R$, if $\phi(m) \in \phi(t)$, then the transition is called “essential”. The present region of an essential transition is called an essential region. If a transition is in a solution, then the present
and the next regions of the transition must also be in the solution. Finally, a solution must guarantee that all "essential transitions are reachable". Put these together, we have the following integer programming formulation.

\[
\begin{align*}
\min_f \\
\text{s.t.} \\
& e_{st} = 1, & \text{if } s = \langle m, \ldots \rangle, \text{ and } \phi(m) \in \phi(t). \quad \text{/* essential transition */} \\
& e_{st} \leq n_s, \\
& e_{st} \leq n_t, \\
& \sum_{s \rightarrow t} e_{st} \geq n_t, \quad \text{for each } t \in R. \quad \text{/* if a state should be included in the solution */} \\
& \sum_{i \in S} e_{ij} \geq 1, \quad \text{for all nontrivial partition } (S, \overline{S}) \text{ of regions of } R \text{ such that there is an essential region } r \in \overline{S} \text{ and } \langle q_0, [0, \ldots, 0] \rangle \in S. \quad \text{/* essential transitions are reachable */} \\
& e_{st}, n_s \in \{0, 1\}
\end{align*}
\]

Cost function \(f\) can be any function involving \(e_{st}\) and \(n_s\). For example, if the goal is to reduce the sum of numbers of states in extracted single-phase FSMs, then the cost function can be \(\sum_{s \in R} n_s\).

Given a solution to the above integer programming, a set of single-phase FSMs are built using the following rules:

- For each \(n_s = 1\) allocate a state in a single-phase FSM that is controlled by \(\phi_i\), \(\phi_i \in \phi(s)\).
- For each \(e_{st} = 1\), if
  - State \(\alpha\) in phase \(\phi_i\) SFSM is allocated for region \(s\).
  - State \(\beta\) in phase \(\phi_j\) SFSM is allocated for region \(t\).
  - The original \(s\) to \(t\) region transition is \(s \xrightarrow{\ell} t\).
  allocate a \(\phi_j\) transition \((-\alpha \ast \ell, \beta\).
- For each \(\phi_i\)-machine, if its transitions are not complete, then allocate a dummy state \(s_{\phi_i}\) for \(\phi_i\)-machine. Make \(\phi_i\) machine complete by directing all unspecified transitions to \(s_{\phi_i}\).

By formulating the single-phase FSM extraction problem using integer programming, an exact solution can be found. However, the synthesis procedure suffers from both space and time explosion due to region graph construction and the complexity for solving an integer programming.

### 3.3 Algorithm III - Direct Construction

The problem with region-graph-based single-phase FSM extraction is that the intermediate representation, region graph, of a multi-phase FSM explodes pretty fast. In this section a procedure is proposed which builds single-phase FSMs directly from
the transition structure of a multi-phase FSM $M$. The procedure does not guarantee the optimality of the solutions it finds. However, since the procedure constructs single-phase FSMs by a direct mapping from a multi-phase FSM, the complexity is approximately the size of the input multi-phase FSM. To be more precise, the complexity of the procedure is $O(M) + O(\sum_{\phi_j \in \phi(M)} \frac{l.c.m.(\pi_j, \pi_i)}{\pi_j})$. Besides, the procedure can find good solutions for programs whose registers are controlled by clocking signals of the same frequency.

Instead of embedding the knowledge of the relative phase of other clocks into each state. The algorithm in this section uses a set of counters, difference counters, to count the status of other machines. A $\phi_j$ to $\phi_i$ counter, denoted by $\phi_j \# \phi_i$, is a $\frac{l.c.m.(\pi_i, \pi_j)}{\pi_i}$-state ring counter controlled by $\phi_i$. States of $\phi_j \# \phi_i$ are labelled $\rho_i \mod \pi_j, \rho_i + \pi_i \mod \pi_j, \ldots, \rho_i + k\pi_i \mod \pi_j, \ldots$. It constitutes $\phi_i$-machine's perception of $\phi_j$-machine's status.

For a multi-phase FSM, the extracted single-phase FSMs consist of two parts, namely the control-token network and the difference counters. A control-token network has a structure similar to the transition graph of the multi-phase FSM. It is used to designate the current focus of control. For each state $s \in M$, a register is allocated controlled by $\phi(s)$ (control-token register, denoted by $N(s)$). It is used to hold a control-token. If there is a transition $s \xrightarrow{t} t$ in $M$, then $N(s)$ can pass token to $N(t)$. Control-token passing among control-token registers is guarded by the states of difference counters as well as the conditional values that are sampled. Difference counters provide information regarding the validity of control-tokens. That is, from the status of difference counters, it can be determined whether a token is "stale", and whether a token needs to be held longer in order to be passed down to a slow reacting successor.

For example, assume that there is a transition $s \xrightarrow{t}$ in a multi-phase FSM, $\phi(s) = \phi_j = (5, 0), \phi(t) = \phi_i = (3, 0)$, and $s$ is now holding a control-token. Assume that the state of $\phi_j \# \phi_i$ is 4. The control-token is stale and should be rejected by the $\phi(t)$-machine because from the content of $\phi_j \# \phi_i$ it is known that $s$ has had the control token for 4 time units. Therefore, $t$ should have received a control-token from $s$ already (at 3 time units before current time slot). $t$ should not get another control-token from $s$ until $s$ has a chance to refresh its state. As another example, assume there is a multi-phase FSM transition $s \xrightarrow{t}$, $\phi(s) = \phi_j = (3, 0), \phi(t) = \phi_i = (5, 0)$, and $s$ is holding a token to be passed to $t$. Assume $\phi_j \# \phi_i = 1$. Before $s$ refreshes its content, which is 3 time units later, $t$ does not have a chance to have a look at $s$'s token. Therefore, if $s$ relinquishes its control-token at this time, the token is going to get lost forever.

In general, assume there is a multi-phase FSM transition $s \xrightarrow{t}$. A token from $s$ is not stale if

\[
\begin{align*}
1 \leq \phi(s) \# \phi(t) & \leq \pi(\phi(t)), & \text{if } \pi(t) < \pi(s). \\
\text{the token is always fresh, } & \text{if } \pi(t) \geq \pi(s).
\end{align*}
\]

A token to $t$ needs to be held, for at least one $\phi(s)$ cycle, until $0 \leq \phi(t) \# \phi(s) \leq \pi(\phi(s)) - 1$. After this, the control-token should be released, unless $s$ receives another token.

Difference counters are allocated only for those multi-phase transitions which relate states of different phases. To be more precise, for each $s \xrightarrow{t}$, if $\pi(\phi(s)) \neq \pi(\phi(t))$, s and $N(s)$ are used interchangeably if it does not cause any confusion.
then \( \phi(s) \neq \phi(t) \) and \( \phi(t) \neq \phi(s) \) are allocated. In addition, if \( \phi_j \neq \phi_i \) has only one state (i.e., \( \pi_j | \pi_i \)), \( \phi_j \neq \phi_i \) is eliminated. In this case, a control-token is always fresh and it is not necessary to prolong the holding of a token.

For each state \( s \) in \( M \), let \( E_\sigma(s) = \{ s \rightarrow t_1, \ldots, s \rightarrow t_n \} \) denote the set of transitions from \( s \). If \( n > 1 \) allocate a latch that is capable of recording \( \{0, 1, \ldots, n-1\} \). The latch is called branch indicator and is used to record the labels that occur when \( s \) receives a control-token. A successor \( t \) of \( s \) determines if it should receive a control-token from \( s \) by looking at (1) \( s \)'s branch indicator, (2) \( \phi(s) \neq \phi(t) \), and (3) \( \mathcal{N}(s) \). The branch indicator for \( s \) is updated every time \( \mathcal{N}(s) \) gets a control-token.

In summary, for a multi-phase FSM \( M \), a set of single-phase FSMs are constructed according to the following procedure. \( \text{enc} \) is a function that maps a label \( \ell \) on a transition \( s \rightarrow t \in M \) into \( \{0, 1, \ldots, \text{out-degree}(s)-1\} \).

<table>
<thead>
<tr>
<th>Procedure for Each Transition</th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>( s \rightarrow t )</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Allocate ( \phi(s) \neq \phi(t) ). If it has only one state then remove it.</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Allocate ( \phi(t) \neq \phi(s) ). If it has only one state then remove it.</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

for each state \( s \in M \) allocate a latch, named \( \mathcal{N}(s) \), controlled by \( \phi(s) \)

| | |
|-------------------------------|---|---|
| for each transition \( s \rightarrow t \) | | |
| Allocate \( \phi(s) \neq \phi(t) \). If it has only one state then remove it. | | |
| Allocate \( \phi(t) \neq \phi(s) \). If it has only one state then remove it. | | |

<table>
<thead>
<tr>
<th>Procedure for Each State</th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>for each state ( s ) with out-degree greater than ( 1 ) allocate a branch indicator ( B(s) ) controlled by ( \phi(s) )</td>
<td></td>
<td></td>
</tr>
<tr>
<td>( B(s) ) is synchronized with ( \mathcal{N}(s) ) in the sense that when ( \mathcal{N}(s) ) receives control token, ( B(s) ) samples the occurred conditional values</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Procedure for Each Edge</th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>for each edge ( e : s \rightarrow t \in M ), the following rules determine</td>
<td></td>
<td></td>
</tr>
<tr>
<td>when each control-token register receives/releases control.</td>
<td></td>
<td></td>
</tr>
<tr>
<td>1. ( \mathcal{N}(t) ) gets a control-token (set to 1) if:</td>
<td></td>
<td></td>
</tr>
<tr>
<td>( \mathcal{N}(s) = 1 ).</td>
<td></td>
<td></td>
</tr>
<tr>
<td>( B(s) = \text{enc}(\ell) ).</td>
<td></td>
<td></td>
</tr>
<tr>
<td>( 1 \leq \phi(s) \neq \phi(t) \leq \pi(\phi(t)) ).</td>
<td></td>
<td></td>
</tr>
<tr>
<td>2. ( \mathcal{N}(s) ) relinquishes its control-token (reset to 0) if:</td>
<td></td>
<td></td>
</tr>
<tr>
<td>( \phi(t) \neq \phi(s) ) indicates that ( \mathcal{N}(t) ) has gotten token in time.</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Initially, for all \( s \in M, s \neq q_0 \), \( \mathcal{N}(s) \) are set to zero, and \( \mathcal{N}(q_0) \) is set to 1.

4 Comparison Between the Procedures

The procedures in Section 3.1 and Section 3.2 embed timing information into each region. In contrast, the procedure in Section 3.3 explicitly builds difference counters to keep track of the relative phase of various clocks. Obviously, the first two procedures have more room for optimizing the generated FSMs. However, the drawback of the region-graph-based procedures is that region graphs explode pretty fast even for moderate sized timed automata. In general, it might be worthwhile to try the
Consider the pipeline process in Table 2 and assume that phi1, phi2, and phi3 are running at the same frequency (with period 3). We consider two initial phase configurations, $\langle \rho_1, \rho_2, \rho_3 \rangle = (0, 0, 0)$ and $\langle \rho_1, \rho_2, \rho_3 \rangle = (1, 2, 3)$. The direct construction algorithm always gets a three latch single-phase machine. There are no additional latches for difference counters (since each difference counter has only one state). If the first procedure is applied to the same problem and labelling function 1 is used, the results can be optimal (when $\langle \rho_1, \rho_2, \rho_3 \rangle = (1, 2, 3)$) or poor (when $\langle \rho_1, \rho_2, \rho_3 \rangle = (0, 0, 0)$). When $\langle \rho_1, \rho_2, \rho_3 \rangle = (1, 2, 3)$, the first procedure generates a network of one-state SPFSMs. Therefore, no additional latch is required for the sequencer of the program. This is obviously the optimum solution. If $\langle \rho_1, \rho_2, \rho_3 \rangle = (0, 0, 0)$, each single-phase machine has 3 states. Consequently, a total of 6 latches are required. This result is worse than that is produced by the direct construction procedure. But, if transitions are carefully relabelled then each single-phase machine needs only two states. This leads to a 3-latch implementation of the sequencer. A even smarter way to implement the multi-phase FSM is to use a single counter to count for the three single-phase FSMs. This leads to an optimum implementation which requires only 2 latches. This solution can be found by the second procedure.

5 Applications

5.1 Hardware Synthesis:

The procedures proposed in this paper can be applied to the synthesis of HDL programs. For example, consider the following program segment:

```verilog
always begin
  @(negedge phi1) r = a | b;
  @(negedge phi2) s = (x)?r:0;
  @(negedge phi3) t = arr[s];
```

Figure 4: Decomposing a multi-phase FSM into a token network and difference counters.
If \( \phi_{i1}, \phi_{i2}, \phi_{i3} \) are three different synchronization signals, a traditional hardware compiler cannot yet handle such cases [syn94, vhd92]. However, processes like this can be modeled by a control flow graph (CFG) and a data-path [CBY+95]. The data-path is used to compute \( a \mid b, (x)?r:0, \) and \( arr[a] \). The CFG is used to model the sequencing of the program and to schedule the updates on register variables \( r, s, \) and \( t \). It is easy to synthesize hardware which implements the functionality of a data-path. Nonetheless, it is in general not easy to derive a sequencer from a CFG. If a program is multi-phase and there is no delay in it, then its CFG is a multi-phase FSM. We can apply the procedures presented in this paper to derive a network of interacting SPFSMs which can be used as an implementation of the CFG. The extracted single-phase machines can also be fed into a sequential synthesizer for a more optimized result. The controlling phase of a variable can be determined by a backward CFG traversal from the point where an assignment to that variable is made. For example, in the above example, \( r \) is controlled by \( \phi_{i1} \) and \( s \) is controlled by \( \phi_{i2} \). A realization of an
HDL program is simply the implementations for datapath, CFG, and each variable,

5.2 FSM-Based Simulation:

Another application is FSM-based simulation. Consider the previous example. If the whole pipeline machine is compiled into a single multi-phase FSM [CBY+95], then on the occurrence of phi1, all data-path for r, s, and t need to be reevaluated. This is because there is no way to tell the phase of each variable. On the other hand, if we can determine the phase and controlling logic for each variable, then we do not need to evaluate logic cones for s and t when phi1 occurs. i.e., approximately two thirds of the computation can be eliminated. This saves a lot of unnecessary computation which only ends up by updating latches with their current states. Furthermore, if [CBY+95] is used to generate timed FSMs for modeling a multi-phase process, then the produced logic contains many "edge detectors". These are used to detect the occurrence of a specific signal transition. Given the information regarding the period and initial phase of each synchronization signal, we can bypass these edge detectors but still determine the timing/sequencing of expression-evaluation/variable-update. Thus, more savings can be achieved by avoiding evaluating edge detectors.

Note that even though the implementation of a process may not exist, the proposed technique still applies for simulation. For example,

```verilog
always begin
  @(negedge phi1) r = a | b;
  @(negedge phi2) r = (x)?r:0;
  @(negedge phi3) t = r - t;
end
```

In this example, r is controlled by both phi1 and phi2. In reality, we do not yet know what is the synchronous implementation for such a variable. However, by separating the process into a network of single-phase machines, the phases and control logic for each variable can be decided. Therefore, the logic cone for t (r) need not to be evaluated when phi1 or phi2 (phi3) occurs.

6 Experimental Results

We have implemented the direct construction procedure in a Verilog to FSM compiler. This compiler takes programs in a subset of Verilog as defined in [CBY+95]. The resultant implementations can be represented in either SMV [McM94] or BLIF-MV [BCH+91]. Table 3 shows experimental results for some Verilog programs. Programs tmst1, tmst2, tmst3, tmmx1, tmmx2, and tmmx3 contain a mixtures of conditional expressions and event-controls. Programs pipe1, pipe2, and pipe3 are pipeline processes with a varying number of stages and synchronization signals.

MPFSMs are a compact representation for HDL programs. However, when it comes to implementation, timing analysis must be performed. In contrast, the size of the SPFSM networks in our experiments is substantially larger. This is due to the "difference counters" which differentiate states in various time periods. Our preliminary
### Table 3: Experimental results of SPFSM extraction.

<table>
<thead>
<tr>
<th>Program</th>
<th># regions</th>
<th>SPFSM</th>
<th>MPFSM</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td>cpu</td>
<td>space</td>
</tr>
<tr>
<td>tmst1</td>
<td>15</td>
<td>0.07</td>
<td>6</td>
</tr>
<tr>
<td>tmst2</td>
<td>$7.2 \times 10^{12}$</td>
<td>1.6</td>
<td>336</td>
</tr>
<tr>
<td>tmst3</td>
<td>$3.26 \times 10^{19}$</td>
<td>3.5</td>
<td>704</td>
</tr>
<tr>
<td>tmmx1</td>
<td>-</td>
<td>0.554</td>
<td>112</td>
</tr>
<tr>
<td>tmmx2</td>
<td>-</td>
<td>0.652</td>
<td>120</td>
</tr>
<tr>
<td>tmmx3</td>
<td>-</td>
<td>1.014</td>
<td>192</td>
</tr>
<tr>
<td>pipe1</td>
<td>-</td>
<td>0.058</td>
<td>4</td>
</tr>
<tr>
<td>pipe2</td>
<td>-</td>
<td>0.187</td>
<td>27</td>
</tr>
<tr>
<td>pipe3</td>
<td>-</td>
<td>0.261</td>
<td>40</td>
</tr>
</tbody>
</table>

# regions: number of regions in the region graph of the controller of a program.

SPFSM: use direct construction procedure to build SPFSMs.

MPFSM: use [CBY+95] to build timed automata to model a program.

CPU time in seconds on a DEC 5000/125 with 64MB memory

size of the generated circuits (datapath + controller, represented in SMV+) in kilo-bytes.

results indicate that our direct construction procedure looks promising for synthesizing programs with a large region space.

## 7 Conclusions and Future Work

We proposed three procedures to extract implementations from multi-phase HDL programs. Two are based on region graph expansion of a timed automata. Although region-graph-based algorithms are capable of generating better results, state explosion during region graph extraction can make them impractical. The third procedure maps the transition structure of a MPFSM directly into an implementation. Since the number of states in a MPFSM is proportional to the number of event controls in an HDL program, this procedure is the most efficient. However, it may produce results that are not optimal in size. These techniques can also be used to speed up FSM-based simulation.

Future work will extend this work to incorporate various HDL timing constructs. In addition, we would like to improve the integer linear programming based procedure in Section 3.2 so that it can find an optimal solution under practical space/time constraints.

## References


